mce_amd.c 16.1 KB
Newer Older
1
/*
2
 *  (c) 2005, 2006 Advanced Micro Devices, Inc.
3 4 5 6 7 8 9 10
 *  Your use of this code is subject to the terms and conditions of the
 *  GNU general public license version 2. See "COPYING" or
 *  http://www.gnu.org/licenses/gpl.html
 *
 *  Written by Jacob Shin - AMD, Inc.
 *
 *  Support : jacob.shin@amd.com
 *
11 12
 *  April 2006
 *     - added support for AMD Family 0x10 processors
13
 *
14
 *  All MC4_MISCi registers are shared between multi-cores
15 16 17
 */
#include <linux/interrupt.h>
#include <linux/notifier.h>
I
Ingo Molnar 已提交
18
#include <linux/kobject.h>
19
#include <linux/percpu.h>
I
Ingo Molnar 已提交
20 21
#include <linux/errno.h>
#include <linux/sched.h>
22
#include <linux/sysfs.h>
23
#include <linux/slab.h>
I
Ingo Molnar 已提交
24 25 26 27
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/smp.h>

28
#include <asm/amd_nb.h>
29
#include <asm/apic.h>
I
Ingo Molnar 已提交
30
#include <asm/idle.h>
31 32 33
#include <asm/mce.h>
#include <asm/msr.h>

J
Jacob Shin 已提交
34 35 36 37 38
#define NR_BANKS          6
#define NR_BLOCKS         9
#define THRESHOLD_MAX     0xFFF
#define INT_TYPE_APIC     0x00020000
#define MASK_VALID_HI     0x80000000
39 40
#define MASK_CNTP_HI      0x40000000
#define MASK_LOCKED_HI    0x20000000
J
Jacob Shin 已提交
41 42 43 44
#define MASK_LVTOFF_HI    0x00F00000
#define MASK_COUNT_EN_HI  0x00080000
#define MASK_INT_TYPE_HI  0x00060000
#define MASK_OVERFLOW_HI  0x00010000
45
#define MASK_ERR_COUNT_HI 0x00000FFF
46 47
#define MASK_BLKPTR_LO    0xFF000000
#define MCG_XBLK_ADDR     0xC0000400
48

49 50 51 52 53 54 55 56 57
static const char * const th_names[] = {
	"load_store",
	"insn_fetch",
	"combined_unit",
	"",
	"northbridge",
	"execution_unit",
};

58
static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks);
59

60 61 62 63 64 65
static unsigned char shared_bank[NR_BANKS] = {
	0, 0, 0, 0, 1
};

static DEFINE_PER_CPU(unsigned char, bank_map);	/* see which banks are on */

66 67
static void amd_threshold_interrupt(void);

68 69 70 71
/*
 * CPU Initialization
 */

72
struct thresh_restart {
I
Ingo Molnar 已提交
73 74
	struct threshold_block	*b;
	int			reset;
75 76
	int			set_lvt_off;
	int			lvt_off;
I
Ingo Molnar 已提交
77
	u16			old_limit;
78 79
};

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
static const char * const bank4_names(struct threshold_block *b)
{
	switch (b->address) {
	/* MSR4_MISC0 */
	case 0x00000413:
		return "dram";

	case 0xc0000408:
		return "ht_links";

	case 0xc0000409:
		return "l3_cache";

	default:
		WARN(1, "Funny MSR: 0x%08x\n", b->address);
		return "";
	}
};


100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
{
	/*
	 * bank 4 supports APIC LVT interrupts implicitly since forever.
	 */
	if (bank == 4)
		return true;

	/*
	 * IntP: interrupt present; if this bit is set, the thresholding
	 * bank can generate APIC LVT interrupts
	 */
	return msr_high_bits & BIT(28);
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
{
	int msr = (hi & MASK_LVTOFF_HI) >> 20;

	if (apic < 0) {
		pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
		       b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	if (apic != msr) {
		pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
		       b->cpu, apic, b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	return 1;
};

136 137 138 139
/*
 * Called via smp_call_function_single(), must be called with correct
 * cpu affinity.
 */
140
static void threshold_restart_bank(void *_tr)
141
{
142
	struct thresh_restart *tr = _tr;
143
	u32 hi, lo;
144

145
	rdmsr(tr->b->address, lo, hi);
146

147
	if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
148
		tr->reset = 1;	/* limit cannot be lower than err count */
149

150
	if (tr->reset) {		/* reset err count and overflow bit */
151 152
		hi =
		    (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
153 154
		    (THRESHOLD_MAX - tr->b->threshold_limit);
	} else if (tr->old_limit) {	/* change limit w/o reset */
155
		int new_count = (hi & THRESHOLD_MAX) +
156
		    (tr->old_limit - tr->b->threshold_limit);
I
Ingo Molnar 已提交
157

158
		hi = (hi & ~MASK_ERR_COUNT_HI) |
159 160 161
		    (new_count & THRESHOLD_MAX);
	}

162 163 164 165 166 167
	/* clear IntType */
	hi &= ~MASK_INT_TYPE_HI;

	if (!tr->b->interrupt_capable)
		goto done;

168
	if (tr->set_lvt_off) {
169 170 171 172 173
		if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
			/* set new lvt offset */
			hi &= ~MASK_LVTOFF_HI;
			hi |= tr->lvt_off << 20;
		}
174 175
	}

176 177 178 179
	if (tr->b->interrupt_enable)
		hi |= INT_TYPE_APIC;

 done:
180

181 182
	hi |= MASK_COUNT_EN_HI;
	wrmsr(tr->b->address, lo, hi);
183 184
}

185 186 187 188 189 190 191 192 193 194 195 196
static void mce_threshold_block_init(struct threshold_block *b, int offset)
{
	struct thresh_restart tr = {
		.b			= b,
		.set_lvt_off		= 1,
		.lvt_off		= offset,
	};

	b->threshold_limit		= THRESHOLD_MAX;
	threshold_restart_bank(&tr);
};

197 198 199 200 201 202 203 204 205
static int setup_APIC_mce(int reserved, int new)
{
	if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

206
/* cpu init entry point, called from mce.c with preempt off */
207
void mce_amd_feature_init(struct cpuinfo_x86 *c)
208
{
209
	struct threshold_block b;
210
	unsigned int cpu = smp_processor_id();
211
	u32 low = 0, high = 0, address = 0;
I
Ingo Molnar 已提交
212
	unsigned int bank, block;
213
	int offset = -1;
214 215

	for (bank = 0; bank < NR_BANKS; ++bank) {
216 217 218
		for (block = 0; block < NR_BLOCKS; ++block) {
			if (block == 0)
				address = MSR_IA32_MC0_MISC + bank * 4;
219 220 221 222
			else if (block == 1) {
				address = (low & MASK_BLKPTR_LO) >> 21;
				if (!address)
					break;
223

224
				address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
225
			} else
226 227 228
				++address;

			if (rdmsr_safe(address, &low, &high))
229
				break;
230

231 232
			if (!(high & MASK_VALID_HI))
				continue;
233

234 235
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
236 237 238 239
				continue;

			if (!block)
				per_cpu(bank_map, cpu) |= (1 << bank);
240

241
			memset(&b, 0, sizeof(b));
242 243 244 245 246 247 248 249 250 251
			b.cpu			= cpu;
			b.bank			= bank;
			b.block			= block;
			b.address		= address;
			b.interrupt_capable	= lvt_interrupt_supported(bank, high);

			if (b.interrupt_capable) {
				int new = (high & MASK_LVTOFF_HI) >> 20;
				offset  = setup_APIC_mce(offset, new);
			}
252

253
			mce_threshold_block_init(&b, offset);
254
			mce_threshold_vector = amd_threshold_interrupt;
255
		}
256 257 258 259 260 261 262 263 264 265 266 267
	}
}

/*
 * APIC Interrupt Handler
 */

/*
 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
 * the interrupt goes off when error_count reaches threshold_limit.
 * the handler will simply log mcelog w/ software defined bank number.
 */
268
static void amd_threshold_interrupt(void)
269
{
I
Ingo Molnar 已提交
270
	u32 low = 0, high = 0, address = 0;
271
	unsigned int bank, block;
272 273
	struct mce m;

274
	mce_setup(&m);
275 276 277

	/* assume first bank caused it */
	for (bank = 0; bank < NR_BANKS; ++bank) {
278 279
		if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
			continue;
280
		for (block = 0; block < NR_BLOCKS; ++block) {
I
Ingo Molnar 已提交
281
			if (block == 0) {
282
				address = MSR_IA32_MC0_MISC + bank * 4;
I
Ingo Molnar 已提交
283
			} else if (block == 1) {
284 285 286 287
				address = (low & MASK_BLKPTR_LO) >> 21;
				if (!address)
					break;
				address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
288
			} else {
289
				++address;
I
Ingo Molnar 已提交
290
			}
291 292

			if (rdmsr_safe(address, &low, &high))
293
				break;
294 295 296 297 298 299 300 301

			if (!(high & MASK_VALID_HI)) {
				if (block)
					continue;
				else
					break;
			}

302 303
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
304 305
				continue;

I
Ingo Molnar 已提交
306 307 308 309
			/*
			 * Log the machine check that caused the threshold
			 * event.
			 */
310 311
			machine_check_poll(MCP_TIMESTAMP,
					&__get_cpu_var(mce_poll_banks));
312

313 314 315 316 317 318 319 320
			if (high & MASK_OVERFLOW_HI) {
				rdmsrl(address, m.misc);
				rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
				       m.status);
				m.bank = K8_MCE_THRESHOLD_BASE
				       + bank * NR_BLOCKS
				       + block;
				mce_log(&m);
321
				return;
322
			}
323 324 325 326 327 328 329 330 331
		}
	}
}

/*
 * Sysfs Interface
 */

struct threshold_attr {
J
Jacob Shin 已提交
332
	struct attribute attr;
I
Ingo Molnar 已提交
333 334
	ssize_t (*show) (struct threshold_block *, char *);
	ssize_t (*store) (struct threshold_block *, const char *, size_t count);
335 336
};

I
Ingo Molnar 已提交
337 338 339
#define SHOW_FIELDS(name)						\
static ssize_t show_ ## name(struct threshold_block *b, char *buf)	\
{									\
340
	return sprintf(buf, "%lu\n", (unsigned long) b->name);		\
J
Jacob Shin 已提交
341
}
342 343 344
SHOW_FIELDS(interrupt_enable)
SHOW_FIELDS(threshold_limit)

I
Ingo Molnar 已提交
345
static ssize_t
H
Hidetoshi Seto 已提交
346
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
347
{
348
	struct thresh_restart tr;
I
Ingo Molnar 已提交
349 350
	unsigned long new;

351 352 353
	if (!b->interrupt_capable)
		return -EINVAL;

H
Hidetoshi Seto 已提交
354
	if (strict_strtoul(buf, 0, &new) < 0)
355
		return -EINVAL;
I
Ingo Molnar 已提交
356

357 358
	b->interrupt_enable = !!new;

359
	memset(&tr, 0, sizeof(tr));
I
Ingo Molnar 已提交
360 361
	tr.b		= b;

362
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
363

H
Hidetoshi Seto 已提交
364
	return size;
365 366
}

I
Ingo Molnar 已提交
367
static ssize_t
H
Hidetoshi Seto 已提交
368
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
369
{
370
	struct thresh_restart tr;
I
Ingo Molnar 已提交
371 372
	unsigned long new;

H
Hidetoshi Seto 已提交
373
	if (strict_strtoul(buf, 0, &new) < 0)
374
		return -EINVAL;
I
Ingo Molnar 已提交
375

376 377 378 379
	if (new > THRESHOLD_MAX)
		new = THRESHOLD_MAX;
	if (new < 1)
		new = 1;
I
Ingo Molnar 已提交
380

381
	memset(&tr, 0, sizeof(tr));
382
	tr.old_limit = b->threshold_limit;
383
	b->threshold_limit = new;
384
	tr.b = b;
385

386
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
387

H
Hidetoshi Seto 已提交
388
	return size;
389 390
}

391 392
static ssize_t show_error_count(struct threshold_block *b, char *buf)
{
393 394 395
	u32 lo, hi;

	rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
396

397 398
	return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
				     (THRESHOLD_MAX - b->threshold_limit)));
399 400
}

401 402 403 404
static struct threshold_attr error_count = {
	.attr = {.name = __stringify(error_count), .mode = 0444 },
	.show = show_error_count,
};
405

406 407 408 409 410
#define RW_ATTR(val)							\
static struct threshold_attr val = {					\
	.attr	= {.name = __stringify(val), .mode = 0644 },		\
	.show	= show_## val,						\
	.store	= store_## val,						\
411 412
};

J
Jacob Shin 已提交
413 414
RW_ATTR(interrupt_enable);
RW_ATTR(threshold_limit);
415 416 417 418

static struct attribute *default_attrs[] = {
	&threshold_limit.attr,
	&error_count.attr,
419 420
	NULL,	/* possibly interrupt_enable if supported, see below */
	NULL,
421 422
};

I
Ingo Molnar 已提交
423 424
#define to_block(k)	container_of(k, struct threshold_block, kobj)
#define to_attr(a)	container_of(a, struct threshold_attr, attr)
425 426 427

static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
{
428
	struct threshold_block *b = to_block(kobj);
429 430
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
431

432
	ret = a->show ? a->show(b, buf) : -EIO;
I
Ingo Molnar 已提交
433

434 435 436 437 438 439
	return ret;
}

static ssize_t store(struct kobject *kobj, struct attribute *attr,
		     const char *buf, size_t count)
{
440
	struct threshold_block *b = to_block(kobj);
441 442
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
443

444
	ret = a->store ? a->store(b, buf, count) : -EIO;
I
Ingo Molnar 已提交
445

446 447 448
	return ret;
}

449
static const struct sysfs_ops threshold_ops = {
I
Ingo Molnar 已提交
450 451
	.show			= show,
	.store			= store,
452 453 454
};

static struct kobj_type threshold_ktype = {
I
Ingo Molnar 已提交
455 456
	.sysfs_ops		= &threshold_ops,
	.default_attrs		= default_attrs,
457 458
};

459 460 461 462 463 464
static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
					       unsigned int bank,
					       unsigned int block,
					       u32 address)
{
	struct threshold_block *b = NULL;
I
Ingo Molnar 已提交
465 466
	u32 low, high;
	int err;
467 468 469 470

	if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
		return 0;

471
	if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
472
		return 0;
473 474 475 476 477 478 479 480

	if (!(high & MASK_VALID_HI)) {
		if (block)
			goto recurse;
		else
			return 0;
	}

481 482
	if (!(high & MASK_CNTP_HI)  ||
	     (high & MASK_LOCKED_HI))
483 484 485 486 487 488
		goto recurse;

	b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
	if (!b)
		return -ENOMEM;

I
Ingo Molnar 已提交
489 490 491 492 493
	b->block		= block;
	b->bank			= bank;
	b->cpu			= cpu;
	b->address		= address;
	b->interrupt_enable	= 0;
494
	b->interrupt_capable	= lvt_interrupt_supported(bank, high);
I
Ingo Molnar 已提交
495
	b->threshold_limit	= THRESHOLD_MAX;
496

497 498 499 500 501
	if (b->interrupt_capable)
		threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
	else
		threshold_ktype.default_attrs[2] = NULL;

502 503
	INIT_LIST_HEAD(&b->miscj);

I
Ingo Molnar 已提交
504
	if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
505 506
		list_add(&b->miscj,
			 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
I
Ingo Molnar 已提交
507
	} else {
508
		per_cpu(threshold_banks, cpu)[bank]->blocks = b;
I
Ingo Molnar 已提交
509
	}
510

511 512
	err = kobject_init_and_add(&b->kobj, &threshold_ktype,
				   per_cpu(threshold_banks, cpu)[bank]->kobj,
513
				   (bank == 4 ? bank4_names(b) : th_names[bank]));
514 515 516 517 518 519 520 521
	if (err)
		goto out_free;
recurse:
	if (!block) {
		address = (low & MASK_BLKPTR_LO) >> 21;
		if (!address)
			return 0;
		address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
522
	} else {
523
		++address;
I
Ingo Molnar 已提交
524
	}
525 526 527 528 529

	err = allocate_threshold_blocks(cpu, bank, ++block, address);
	if (err)
		goto out_free;

530 531
	if (b)
		kobject_uevent(&b->kobj, KOBJ_ADD);
532

533 534 535 536
	return err;

out_free:
	if (b) {
537
		kobject_put(&b->kobj);
538
		list_del(&b->miscj);
539 540 541 542 543
		kfree(b);
	}
	return err;
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
static __cpuinit int __threshold_add_blocks(struct threshold_bank *b)
{
	struct list_head *head = &b->blocks->miscj;
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	int err = 0;

	err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
	if (err)
		return err;

	list_for_each_entry_safe(pos, tmp, head, miscj) {

		err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
		if (err) {
			list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
				kobject_del(&pos->kobj);

			return err;
		}
	}
	return err;
}

568
static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
569
{
570
	struct device *dev = per_cpu(mce_device, cpu);
571
	struct amd_northbridge *nb = NULL;
572
	struct threshold_bank *b = NULL;
573
	const char *name = th_names[bank];
574
	int err = 0;
575

576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
	if (shared_bank[bank]) {

		nb = node_to_amd_nb(amd_get_nb_id(cpu));
		WARN_ON(!nb);

		/* threshold descriptor already initialized on this node? */
		if (nb->bank4) {
			/* yes, use it */
			b = nb->bank4;
			err = kobject_add(b->kobj, &dev->kobj, name);
			if (err)
				goto out;

			per_cpu(threshold_banks, cpu)[bank] = b;
			atomic_inc(&b->cpus);

			err = __threshold_add_blocks(b);

			goto out;
		}
	}

598
	b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
599 600 601 602 603
	if (!b) {
		err = -ENOMEM;
		goto out;
	}

604
	b->kobj = kobject_create_and_add(name, &dev->kobj);
605 606
	if (!b->kobj) {
		err = -EINVAL;
607
		goto out_free;
608
	}
609

610
	per_cpu(threshold_banks, cpu)[bank] = b;
611

612 613 614 615 616 617 618 619
	if (shared_bank[bank]) {
		atomic_set(&b->cpus, 1);

		/* nb is already initialized, see above */
		WARN_ON(nb->bank4);
		nb->bank4 = b;
	}

620 621
	err = allocate_threshold_blocks(cpu, bank, 0,
					MSR_IA32_MC0_MISC + bank * 4);
622 623
	if (!err)
		goto out;
624

625
 out_free:
626
	kfree(b);
627 628

 out:
629 630 631 632 633 634
	return err;
}

/* create dir/files for all valid threshold banks */
static __cpuinit int threshold_create_device(unsigned int cpu)
{
J
Jacob Shin 已提交
635
	unsigned int bank;
636 637 638
	int err = 0;

	for (bank = 0; bank < NR_BANKS; ++bank) {
639
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
640 641 642
			continue;
		err = threshold_create_bank(cpu, bank);
		if (err)
643
			return err;
644
	}
645

646 647 648
	return err;
}

649
static void deallocate_threshold_block(unsigned int cpu,
650 651 652 653 654 655 656 657 658 659
						 unsigned int bank)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];

	if (!head)
		return;

	list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
660
		kobject_put(&pos->kobj);
661 662 663 664 665 666 667 668
		list_del(&pos->miscj);
		kfree(pos);
	}

	kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
	per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
}

669 670 671 672 673 674 675 676 677 678 679
static void __threshold_remove_blocks(struct threshold_bank *b)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;

	kobject_del(b->kobj);

	list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
		kobject_del(&pos->kobj);
}

680
static void threshold_remove_bank(unsigned int cpu, int bank)
681
{
682
	struct amd_northbridge *nb;
683 684 685 686 687
	struct threshold_bank *b;

	b = per_cpu(threshold_banks, cpu)[bank];
	if (!b)
		return;
688

689 690 691
	if (!b->blocks)
		goto free_out;

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	if (shared_bank[bank]) {
		if (!atomic_dec_and_test(&b->cpus)) {
			__threshold_remove_blocks(b);
			per_cpu(threshold_banks, cpu)[bank] = NULL;
			return;
		} else {
			/*
			 * the last CPU on this node using the shared bank is
			 * going away, remove that bank now.
			 */
			nb = node_to_amd_nb(amd_get_nb_id(cpu));
			nb->bank4 = NULL;
		}
	}

707 708 709
	deallocate_threshold_block(cpu, bank);

free_out:
710
	kobject_del(b->kobj);
711
	kobject_put(b->kobj);
712 713
	kfree(b);
	per_cpu(threshold_banks, cpu)[bank] = NULL;
714 715
}

716
static void threshold_remove_device(unsigned int cpu)
717
{
J
Jacob Shin 已提交
718
	unsigned int bank;
719 720

	for (bank = 0; bank < NR_BANKS; ++bank) {
721
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
722 723 724 725 726 727
			continue;
		threshold_remove_bank(cpu, bank);
	}
}

/* get notified when a cpu comes on/off */
I
Ingo Molnar 已提交
728 729
static void __cpuinit
amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
730 731 732
{
	switch (action) {
	case CPU_ONLINE:
733
	case CPU_ONLINE_FROZEN:
734 735 736
		threshold_create_device(cpu);
		break;
	case CPU_DEAD:
737
	case CPU_DEAD_FROZEN:
738 739 740 741 742 743 744 745 746
		threshold_remove_device(cpu);
		break;
	default:
		break;
	}
}

static __init int threshold_init_device(void)
{
J
Jacob Shin 已提交
747
	unsigned lcpu = 0;
748 749 750

	/* to hit CPUs online before the notifier is up */
	for_each_online_cpu(lcpu) {
751
		int err = threshold_create_device(lcpu);
I
Ingo Molnar 已提交
752

753
		if (err)
754
			return err;
755
	}
756
	threshold_cpu_callback = amd_64_threshold_cpu_callback;
I
Ingo Molnar 已提交
757

758
	return 0;
759 760
}
device_initcall(threshold_init_device);