nouveau_bo.c 41.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drm.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
B
Ben Skeggs 已提交
51 52
	struct nvkm_fb *fb = nvxx_fb(&drm->device);
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
53
	struct nvkm_engine *engine;
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
B
Ben Skeggs 已提交
58
		fb->tile.fini(fb, i, tile);
59 60

	if (pitch)
B
Ben Skeggs 已提交
61
		fb->tile.init(fb, i, addr, size, pitch, flags, tile);
62

B
Ben Skeggs 已提交
63
	fb->tile.prog(fb, i, tile);
64

B
Ben Skeggs 已提交
65
	if ((engine = nvkm_engine(fb, NVDEV_ENGINE_GR)))
66
		engine->tile_prog(engine, i);
B
Ben Skeggs 已提交
67
	if ((engine = nvkm_engine(fb, NVDEV_ENGINE_MPEG)))
68
		engine->tile_prog(engine, i);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104 105
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
B
Ben Skeggs 已提交
108
	struct nvkm_fb *fb = nvxx_fb(&drm->device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

B
Ben Skeggs 已提交
112
	for (i = 0; i < fb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
119
		} else if (tile && fb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127 128 129 130 131 132
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

133 134 135
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
136 137
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
138 139
	struct nouveau_bo *nvbo = nouveau_bo(bo);

140
	if (unlikely(nvbo->gem.filp))
141
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
142
	WARN_ON(nvbo->pin_refcnt > 0);
143
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
144 145 146
	kfree(nvbo);
}

147
static void
148
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
149
		       int *align, int *size)
150
{
151
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
152
	struct nvif_device *device = &drm->device;
153

154
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
155
		if (nvbo->tile_mode) {
156
			if (device->info.chipset >= 0x40) {
157
				*align = 65536;
158
				*size = roundup(*size, 64 * nvbo->tile_mode);
159

160
			} else if (device->info.chipset >= 0x30) {
161
				*align = 32768;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x20) {
165
				*align = 16384;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x10) {
169
				*align = 16384;
170
				*size = roundup(*size, 32 * nvbo->tile_mode);
171 172
			}
		}
173
	} else {
174 175
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
176 177
	}

178
	*size = roundup(*size, PAGE_SIZE);
179 180
}

181
int
182 183
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
184
	       struct sg_table *sg, struct reservation_object *robj,
185
	       struct nouveau_bo **pnvbo)
186
{
187
	struct nouveau_drm *drm = nouveau_drm(dev);
188
	struct nouveau_bo *nvbo;
189
	size_t acc_size;
190
	int ret;
D
Dave Airlie 已提交
191
	int type = ttm_bo_type_device;
192 193 194
	int lpg_shift = 12;
	int max_size;

195
	if (drm->client.vm)
196
		lpg_shift = drm->client.vm->mmu->lpg_shift;
197
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
198 199

	if (size <= 0 || size > max_size) {
200
		NV_WARN(drm, "skipped size %x\n", (u32)size);
201 202
		return -EINVAL;
	}
D
Dave Airlie 已提交
203 204 205

	if (sg)
		type = ttm_bo_type_sg;
206 207 208 209 210 211

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
212
	INIT_LIST_HEAD(&nvbo->vma_list);
213 214
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217
	if (!nv_device_is_cpu_coherent(nvxx_device(&drm->device)))
218 219
		nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;

220
	nvbo->page_shift = 12;
221
	if (drm->client.vm) {
222
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
223
			nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
224 225 226
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
227 228
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
229

230
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
231 232
				       sizeof(struct nouveau_bo));

233
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
234
			  type, &nvbo->placement,
235
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
236
			  robj, nouveau_bo_del_ttm);
237 238 239 240 241 242 243 244 245
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

246
static void
247
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
248 249 250 251
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
252
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
253
	if (type & TTM_PL_FLAG_TT)
254
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
255
	if (type & TTM_PL_FLAG_SYSTEM)
256
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
257 258
}

259 260 261
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
262
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
263
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
264
	unsigned i, fpfn, lpfn;
265

266
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
267
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
268
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
269 270 271 272 273 274 275
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
276 277
			fpfn = vram_pages / 2;
			lpfn = ~0;
278
		} else {
279 280 281 282 283 284 285 286 287 288
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
289 290 291 292
		}
	}
}

293
void
294
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
295
{
296
	struct ttm_placement *pl = &nvbo->placement;
297 298 299
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
300 301 302 303 304 305 306 307

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
308 309

	set_placement_range(nvbo, type);
310 311 312
}

int
313
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
314
{
315
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
316
	struct ttm_buffer_object *bo = &nvbo->bo;
317
	bool force = false, evict = false;
318
	int ret;
319

320
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
321
	if (ret)
322
		return ret;
323

324 325 326 327
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
	    memtype == TTM_PL_FLAG_VRAM && contig) {
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
			if (bo->mem.mem_type == TTM_PL_VRAM) {
328
				struct nvkm_mem *mem = bo->mem.mm_node;
329 330 331 332 333 334
				if (!list_is_singular(&mem->regions))
					evict = true;
			}
			nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
			force = true;
		}
335 336
	}

337 338 339 340 341 342 343 344
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
345
		goto out;
346 347 348 349 350 351 352 353
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
354

355
	nvbo->pin_refcnt++;
356
	nouveau_bo_placement_set(nvbo, memtype, 0);
357

358 359 360 361 362
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
363
	ret = nouveau_bo_validate(nvbo, false, false);
364 365
	if (ret)
		goto out;
366
	nvbo->pin_refcnt++;
367 368 369 370 371 372 373 374 375 376

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
377
	}
378

379
out:
380 381
	if (force && ret)
		nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
382
	ttm_bo_unreserve(bo);
383 384 385 386 387 388
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
389
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
390
	struct ttm_buffer_object *bo = &nvbo->bo;
391
	int ret, ref;
392

393
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
394 395 396
	if (ret)
		return ret;

397 398 399
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
400 401
		goto out;

402
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
403

404
	ret = nouveau_bo_validate(nvbo, false, false);
405 406 407
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
408
			drm->gem.vram_available += bo->mem.size;
409 410
			break;
		case TTM_PL_TT:
411
			drm->gem.gart_available += bo->mem.size;
412 413 414 415 416 417
			break;
		default:
			break;
		}
	}

418
out:
419 420 421 422 423 424 425 426 427
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

428
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
429 430 431
	if (ret)
		return ret;

432 433 434 435 436 437 438 439
	/*
	 * TTM buffers allocated using the DMA API already have a mapping, let's
	 * use it instead.
	 */
	if (!nvbo->force_coherent)
		ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages,
				  &nvbo->kmap);

440 441 442 443 444 445 446
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
447 448 449 450 451 452 453 454
	if (!nvbo)
		return;

	/*
	 * TTM buffers allocated using the DMA API already had a coherent
	 * mapping which we used, no need to unmap.
	 */
	if (!nvbo->force_coherent)
455
		ttm_bo_kunmap(&nvbo->kmap);
456 457
}

458 459 460 461
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
462
	struct nvkm_device *device = nvxx_device(&drm->device);
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
		dma_sync_single_for_device(nv_device_base(device),
			ttm_dma->dma_address[i], PAGE_SIZE, DMA_TO_DEVICE);
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
482
	struct nvkm_device *device = nvxx_device(&drm->device);
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
		dma_sync_single_for_cpu(nv_device_base(device),
			ttm_dma->dma_address[i], PAGE_SIZE, DMA_FROM_DEVICE);
}

498 499
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
500
		    bool no_wait_gpu)
501 502 503
{
	int ret;

504 505
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
506 507 508
	if (ret)
		return ret;

509 510
	nouveau_bo_sync_for_device(nvbo);

511 512 513
	return 0;
}

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
static inline void *
_nouveau_bo_mem_index(struct nouveau_bo *nvbo, unsigned index, void *mem, u8 sz)
{
	struct ttm_dma_tt *dma_tt;
	u8 *m = mem;

	index *= sz;

	if (m) {
		/* kmap'd address, return the corresponding offset */
		m += index;
	} else {
		/* DMA-API mapping, lookup the right address */
		dma_tt = (struct ttm_dma_tt *)nvbo->bo.ttm;
		m = dma_tt->cpu_address[index / PAGE_SIZE];
		m += index % PAGE_SIZE;
	}

	return m;
}
#define nouveau_bo_mem_index(o, i, m) _nouveau_bo_mem_index(o, i, m, sizeof(*m))

536 537 538 539 540
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
541 542 543

	mem = nouveau_bo_mem_index(nvbo, index, mem);

544 545 546 547 548 549 550 551 552 553 554
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
555 556 557

	mem = nouveau_bo_mem_index(nvbo, index, mem);

558 559 560 561 562 563 564 565 566 567 568
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
569 570 571

	mem = nouveau_bo_mem_index(nvbo, index, mem);

572 573 574 575 576 577
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

578
static struct ttm_tt *
579 580
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
581
{
582
#if __OS_HAS_AGP
583 584
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
585

586 587 588
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
589
	}
590
#endif
591

592
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
593 594 595 596 597 598 599 600 601 602 603 604 605
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
606
	struct nouveau_drm *drm = nouveau_bdev(bdev);
607 608 609 610 611 612 613 614

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
615 616 617 618 619 620
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

621
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
622
			/* Some BARs do not support being ioremapped WC */
623
			if (nvxx_bar(&drm->device)->iomap_uncached) {
624 625 626 627
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
628
			man->func = &nouveau_vram_manager;
629 630 631
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
632
			man->func = &ttm_bo_manager_func;
633
		}
634 635
		break;
	case TTM_PL_TT:
636
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
637
			man->func = &nouveau_gart_manager;
638
		else
639
		if (drm->agp.stat != ENABLED)
640
			man->func = &nv04_gart_manager;
641 642
		else
			man->func = &ttm_bo_manager_func;
643 644

		if (drm->agp.stat == ENABLED) {
645
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
646 647 648
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
649
		} else {
650 651 652 653 654
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
655

656 657 658 659 660 661 662 663 664 665 666 667 668
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
669
	case TTM_PL_VRAM:
670 671
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
672
		break;
673
	default:
674
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
675 676
		break;
	}
677 678

	*pl = nvbo->placement;
679 680 681
}


682 683 684 685 686 687
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
688
		OUT_RING  (chan, handle & 0x0000ffff);
689 690 691 692 693
		FIRE_RING (chan);
	}
	return ret;
}

694 695 696 697
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
698
	struct nvkm_mem *node = old_mem->mm_node;
699 700
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
701
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
702 703 704 705 706 707 708 709
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
710
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
711 712 713 714
	}
	return ret;
}

715 716 717 718 719 720 721 722 723 724 725
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

726 727 728 729
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
730
	struct nvkm_mem *node = old_mem->mm_node;
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
764 765 766 767
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
768
	struct nvkm_mem *node = old_mem->mm_node;
769 770
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
771 772 773 774 775 776 777 778 779 780 781
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

782
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
783 784
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
785
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
786 787 788 789 790 791
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
792
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
793 794 795 796 797 798 799 800 801 802
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

803 804 805 806
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
807
	struct nvkm_mem *node = old_mem->mm_node;
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

841 842 843 844
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
845
	struct nvkm_mem *node = old_mem->mm_node;
846 847 848 849 850 851 852 853 854 855 856 857 858
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

859 860 861 862
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
863
	struct nvkm_mem *node = old_mem->mm_node;
864 865 866 867 868 869 870 871 872 873 874 875 876
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

877 878 879
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
880
	int ret = RING_SPACE(chan, 6);
881
	if (ret == 0) {
882 883 884
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
885 886 887
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
888 889 890 891 892
	}

	return ret;
}

893
static int
894 895
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
896
{
897
	struct nvkm_mem *node = old_mem->mm_node;
898
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
899 900
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
901
	int src_tiled = !!node->memtype;
902
	int dst_tiled = !!((struct nvkm_mem *)new_mem->mm_node)->memtype;
903 904
	int ret;

905 906 907
	while (length) {
		u32 amount, stride, height;

908 909 910 911
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

912 913
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
914 915
		height  = amount / stride;

916
		if (src_tiled) {
917
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
918
			OUT_RING  (chan, 0);
919
			OUT_RING  (chan, 0);
920 921 922 923 924 925
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
926
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
927 928
			OUT_RING  (chan, 1);
		}
929
		if (dst_tiled) {
930
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
931
			OUT_RING  (chan, 0);
932
			OUT_RING  (chan, 0);
933 934 935 936 937 938
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
939
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
940 941 942
			OUT_RING  (chan, 1);
		}

943
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
944 945
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
946
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
947 948 949 950 951 952 953 954
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
955
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
956 957 958 959 960
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
961 962
	}

963 964 965
	return 0;
}

966 967 968
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
969
	int ret = RING_SPACE(chan, 4);
970
	if (ret == 0) {
971 972 973
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
974
		OUT_RING  (chan, chan->drm->ntfy.handle);
975 976 977 978 979
	}

	return ret;
}

980 981 982 983 984
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
985
		return NvDmaTT;
986
	return chan->vram.handle;
987 988
}

989 990 991 992
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
993 994
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
995 996 997 998 999 1000 1001
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

1002
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
1003 1004 1005
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

1006 1007 1008 1009 1010 1011 1012
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
1013

1014
		BEGIN_NV04(chan, NvSubCopy,
1015
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
1016 1017 1018 1019 1020 1021 1022 1023
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
1024
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
1025
		OUT_RING  (chan, 0);
1026 1027 1028 1029 1030 1031

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

1032 1033 1034
	return 0;
}

1035
static int
1036 1037
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
1038
{
1039 1040
	struct nvkm_mem *old_node = bo->mem.mm_node;
	struct nvkm_mem *new_node = mem->mm_node;
1041
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
1042 1043
	int ret;

1044 1045
	ret = nvkm_vm_get(drm->client.vm, size, old_node->page_shift,
			  NV_MEM_ACCESS_RW, &old_node->vma[0]);
1046 1047 1048
	if (ret)
		return ret;

1049 1050
	ret = nvkm_vm_get(drm->client.vm, size, new_node->page_shift,
			  NV_MEM_ACCESS_RW, &old_node->vma[1]);
1051
	if (ret) {
1052
		nvkm_vm_put(&old_node->vma[0]);
1053 1054 1055
		return ret;
	}

1056 1057
	nvkm_vm_map(&old_node->vma[0], old_node);
	nvkm_vm_map(&old_node->vma[1], new_node);
1058 1059 1060
	return 0;
}

1061 1062
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1063
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1064
{
1065
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1066
	struct nouveau_channel *chan = drm->ttm.chan;
1067
	struct nouveau_cli *cli = (void *)chan->user.client;
1068
	struct nouveau_fence *fence;
1069 1070
	int ret;

1071
	/* create temporary vmas for the transfer and attach them to the
1072
	 * old nvkm_mem node, these will get cleaned up after ttm has
1073
	 * destroyed the ttm_mem_reg
1074
	 */
1075
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1076
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
1077
		if (ret)
1078
			return ret;
1079 1080
	}

1081
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1082
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1083
	if (ret == 0) {
1084 1085 1086 1087
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1088 1089
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1090 1091 1092 1093 1094 1095
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
1096
	}
1097
	mutex_unlock(&cli->mutex);
1098
	return ret;
1099 1100
}

1101
void
1102
nouveau_bo_move_init(struct nouveau_drm *drm)
1103 1104 1105
{
	static const struct {
		const char *name;
1106
		int engine;
1107
		s32 oclass;
1108 1109 1110 1111 1112
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1113 1114
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1115
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1116
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1117 1118 1119 1120 1121 1122 1123
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1124
		{},
1125
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1126 1127 1128 1129 1130
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1131
		struct nouveau_channel *chan;
1132

1133
		if (mthd->engine)
1134 1135 1136 1137 1138 1139
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1140
		ret = nvif_object_init(&chan->user,
1141 1142 1143
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1144
		if (ret == 0) {
1145
			ret = mthd->init(chan, drm->ttm.copy.handle);
1146
			if (ret) {
1147
				nvif_object_fini(&drm->ttm.copy);
1148
				continue;
1149
			}
1150 1151

			drm->ttm.move = mthd->exec;
1152
			drm->ttm.chan = chan;
1153 1154
			name = mthd->name;
			break;
1155 1156 1157
		}
	} while ((++mthd)->exec);

1158
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1159 1160
}

1161 1162
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1163
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1164
{
1165 1166 1167 1168 1169
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1170 1171 1172 1173 1174
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1175
	placement.placement = placement.busy_placement = &placement_memtype;
1176 1177 1178

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1179
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1180 1181 1182 1183 1184 1185 1186
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1187
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1188 1189 1190
	if (ret)
		goto out;

1191
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1192
out:
1193
	ttm_bo_mem_put(bo, &tmp_mem);
1194 1195 1196 1197 1198
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1199
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1200
{
1201 1202 1203 1204 1205
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1206 1207 1208 1209 1210
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1211
	placement.placement = placement.busy_placement = &placement_memtype;
1212 1213 1214

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1215
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1216 1217 1218
	if (ret)
		return ret;

1219
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1220 1221 1222
	if (ret)
		goto out;

1223
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1224 1225 1226 1227
	if (ret)
		goto out;

out:
1228
	ttm_bo_mem_put(bo, &tmp_mem);
1229 1230 1231
	return ret;
}

1232 1233 1234 1235
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1236
	struct nvkm_vma *vma;
1237

1238 1239 1240 1241
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1242
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1243 1244
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
1245
			       nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
1246
			nvkm_vm_map(vma, new_mem->mm_node);
1247
		} else {
1248
			nvkm_vm_unmap(vma);
1249
		}
1250 1251 1252
	}
}

1253
static int
1254
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1255
		   struct nouveau_drm_tile **new_tile)
1256
{
1257 1258
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1259
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1260
	u64 offset = new_mem->start << PAGE_SHIFT;
1261

1262 1263
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1264 1265
		return 0;

1266
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1267
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1268 1269
						nvbo->tile_mode,
						nvbo->tile_flags);
1270 1271
	}

1272 1273 1274 1275 1276
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1277 1278
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1279
{
1280 1281
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1282
	struct fence *fence = reservation_object_get_excl(bo->resv);
1283

1284
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1285
	*old_tile = new_tile;
1286 1287 1288 1289
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1290
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1291
{
1292
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1293 1294
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1295
	struct nouveau_drm_tile *new_tile = NULL;
1296 1297
	int ret = 0;

1298 1299 1300
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1301
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1302 1303 1304 1305
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1306 1307

	/* Fake bo copy. */
1308 1309 1310 1311
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1312
		goto out;
1313 1314
	}

1315
	/* Hardware assisted copy. */
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1329 1330

	/* Fallback to software copy. */
1331 1332 1333
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1334 1335

out:
1336
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1337 1338 1339 1340 1341
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1342 1343

	return ret;
1344 1345 1346 1347 1348
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1349 1350
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1351
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1352 1353
}

1354 1355 1356 1357
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1358
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1359
	struct nvkm_mem *node = mem->mm_node;
1360
	int ret;
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1375
		if (drm->agp.stat == ENABLED) {
1376
			mem->bus.offset = mem->start << PAGE_SHIFT;
1377
			mem->bus.base = drm->agp.base;
1378
			mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
1379 1380
		}
#endif
1381
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1382 1383 1384
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1385
	case TTM_PL_VRAM:
1386
		mem->bus.offset = mem->start << PAGE_SHIFT;
1387
		mem->bus.base = nv_device_resource_start(nvxx_device(&drm->device), 1);
1388
		mem->bus.is_iomem = true;
1389
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1390
			struct nvkm_bar *bar = nvxx_bar(&drm->device);
1391 1392 1393
			int page_shift = 12;
			if (drm->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
				page_shift = node->page_shift;
1394

1395 1396
			ret = nvkm_bar_umap(bar, node->size << 12, page_shift,
					    &node->bar_vma);
1397 1398
			if (ret)
				return ret;
1399

1400
			nvkm_vm_map(&node->bar_vma, node);
1401
			mem->bus.offset = node->bar_vma.offset;
1402
		}
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1413
	struct nvkm_mem *node = mem->mm_node;
1414

1415
	if (!node->bar_vma.node)
1416 1417
		return;

1418 1419
	nvkm_vm_unmap(&node->bar_vma);
	nvkm_vm_put(&node->bar_vma);
1420 1421 1422 1423 1424
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1425
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1426
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1427
	struct nvif_device *device = &drm->device;
1428
	u32 mappable = nv_device_resource_len(nvxx_device(device), 1) >> PAGE_SHIFT;
1429
	int i, ret;
1430 1431 1432 1433 1434

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1435
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1436
		    !nouveau_bo_tile_layout(nvbo))
1437
			return 0;
1438 1439 1440 1441 1442 1443 1444 1445 1446

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1447 1448 1449
	}

	/* make sure bo is in mappable vram */
1450
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1451
	    bo->mem.start + bo->mem.num_pages < mappable)
1452 1453
		return 0;

1454 1455 1456 1457 1458 1459 1460 1461 1462
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1463

1464
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1465
	return nouveau_bo_validate(nvbo, false, false);
1466 1467
}

1468 1469 1470
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1471
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1472
	struct nouveau_drm *drm;
1473
	struct nvkm_device *device;
1474
	struct drm_device *dev;
1475
	struct device *pdev;
1476 1477
	unsigned i;
	int r;
D
Dave Airlie 已提交
1478
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1479 1480 1481 1482

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1483 1484 1485 1486 1487 1488 1489 1490
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1491
	drm = nouveau_bdev(ttm->bdev);
1492
	device = nvxx_device(&drm->device);
1493
	dev = drm->dev;
1494
	pdev = nv_device_base(device);
1495

1496 1497 1498 1499 1500 1501 1502 1503
	/*
	 * Objects matching this condition have been marked as force_coherent,
	 * so use the DMA API for them.
	 */
	if (!nv_device_is_cpu_coherent(device) &&
	    ttm->caching_state == tt_uncached)
		return ttm_dma_populate(ttm_dma, dev->dev);

J
Jerome Glisse 已提交
1504
#if __OS_HAS_AGP
1505
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1506 1507 1508 1509
		return ttm_agp_tt_populate(ttm);
	}
#endif

1510 1511
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1512
		return ttm_dma_populate((void *)ttm, dev->dev);
1513 1514 1515 1516 1517 1518 1519 1520 1521
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1522 1523 1524 1525 1526 1527
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1528
			while (--i) {
1529 1530
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1531
				ttm_dma->dma_address[i] = 0;
1532 1533 1534 1535
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1536 1537

		ttm_dma->dma_address[i] = addr;
1538 1539 1540 1541 1542 1543 1544
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1545
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1546
	struct nouveau_drm *drm;
1547
	struct nvkm_device *device;
1548
	struct drm_device *dev;
1549
	struct device *pdev;
1550
	unsigned i;
D
Dave Airlie 已提交
1551 1552 1553 1554
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1555

1556
	drm = nouveau_bdev(ttm->bdev);
1557
	device = nvxx_device(&drm->device);
1558
	dev = drm->dev;
1559
	pdev = nv_device_base(device);
1560

1561 1562 1563 1564 1565
	/*
	 * Objects matching this condition have been marked as force_coherent,
	 * so use the DMA API for them.
	 */
	if (!nv_device_is_cpu_coherent(device) &&
1566
	    ttm->caching_state == tt_uncached) {
1567
		ttm_dma_unpopulate(ttm_dma, dev->dev);
1568 1569
		return;
	}
1570

J
Jerome Glisse 已提交
1571
#if __OS_HAS_AGP
1572
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1573 1574 1575 1576 1577
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1578 1579
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1580
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1581 1582 1583 1584 1585
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1586
		if (ttm_dma->dma_address[i]) {
1587 1588
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1589 1590 1591 1592 1593 1594
		}
	}

	ttm_pool_unpopulate(ttm);
}

1595
void
1596
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1597
{
1598
	struct reservation_object *resv = nvbo->bo.resv;
1599

1600 1601 1602 1603
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1604 1605
}

1606
struct ttm_bo_driver nouveau_bo_driver = {
1607
	.ttm_tt_create = &nouveau_ttm_tt_create,
1608 1609
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1610 1611 1612
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1613
	.move_notify = nouveau_bo_move_ntfy,
1614 1615
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1616 1617 1618
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1619 1620
};

1621 1622
struct nvkm_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
1623
{
1624
	struct nvkm_vma *vma;
1625 1626 1627 1628 1629 1630 1631 1632 1633
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
1634 1635
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
		   struct nvkm_vma *vma)
1636 1637 1638 1639
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

1640
	ret = nvkm_vm_get(vm, size, nvbo->page_shift,
1641 1642 1643 1644
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1645 1646
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1647
	     nvbo->page_shift != vma->vm->mmu->lpg_shift))
1648
		nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
1649 1650

	list_add_tail(&vma->head, &nvbo->vma_list);
1651
	vma->refcount = 1;
1652 1653 1654 1655
	return 0;
}

void
1656
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
1657 1658
{
	if (vma->node) {
1659
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1660 1661
			nvkm_vm_unmap(vma);
		nvkm_vm_put(vma);
1662 1663 1664
		list_del(&vma->head);
	}
}