ahci.c 50.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
L
Linus Torvalds 已提交
44
#include <scsi/scsi_host.h>
45
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
46 47 48
#include <linux/libata.h>

#define DRV_NAME	"ahci"
49
#define DRV_VERSION	"2.3"
L
Linus Torvalds 已提交
50 51 52 53


enum {
	AHCI_PCI_BAR		= 5,
54
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
55 56
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
57
	AHCI_USE_CLUSTERING	= 1,
T
Tejun Heo 已提交
58
	AHCI_MAX_CMDS		= 32,
59
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
60
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
61
	AHCI_RX_FIS_SZ		= 256,
62
	AHCI_CMD_TBL_CDB	= 0x40,
63 64 65 66
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
67 68 69 70
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
71
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
72 73
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
74 75

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
76
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
77
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
78 79

	board_ahci		= 0,
T
Tejun Heo 已提交
80 81 82 83
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93 94 95 96 97

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
98
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
T
Tejun Heo 已提交
99
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
100
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
T
Tejun Heo 已提交
101
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
102
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
103
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
120
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
L
Linus Torvalds 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
142 143 144
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
145
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
146 147 148 149 150 151 152
				  PORT_IRQ_UNK_FIS,
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
153 154

	/* PORT_CMD bits */
155
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
L
Linus Torvalds 已提交
156 157 158
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
159
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
160 161 162 163
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

164
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
165 166 167
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
168

169
	/* ap->flags bits */
170 171
	AHCI_FLAG_NO_NCQ		= (1 << 24),
	AHCI_FLAG_IGN_IRQ_IF_ERR	= (1 << 25), /* ignore IRQ_IF_ERR */
172
	AHCI_FLAG_IGN_SERR_INTERNAL	= (1 << 27), /* ignore SERR_INTERNAL */
T
Tejun Heo 已提交
173
	AHCI_FLAG_32BIT_ONLY		= (1 << 28), /* force 32bit */
174 175
	AHCI_FLAG_MV_PATA		= (1 << 29), /* PATA port */
	AHCI_FLAG_NO_MSI		= (1 << 30), /* no PCI MSI */
176
	AHCI_FLAG_NO_HOTPLUG		= (1 << 31), /* ignore PxSERR.DIAG.N */
T
Tejun Heo 已提交
177 178 179

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
180
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
181
	AHCI_LFLAG_COMMON		= ATA_LFLAG_SKIP_D2H_BSY,
L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
200 201 202 203
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
L
Linus Torvalds 已提交
204 205 206 207 208 209 210 211 212
};

struct ahci_port_priv {
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
213 214 215
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
216
	unsigned int		ncq_saw_sdb:1;
217
	u32 			intr_mask;	/* interrupts to enable */
L
Linus Torvalds 已提交
218 219
};

220 221
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
222
static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
223
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
224 225 226 227 228 229
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
T
Tejun Heo 已提交
230 231 232
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
static void ahci_error_handler(struct ata_port *ap);
233
static void ahci_vt8251_error_handler(struct ata_port *ap);
T
Tejun Heo 已提交
234
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
235
static int ahci_port_resume(struct ata_port *ap);
236 237 238
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
239
#ifdef CONFIG_PM
240 241 242
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
243
#endif
L
Linus Torvalds 已提交
244

245
static struct scsi_host_template ahci_sht = {
L
Linus Torvalds 已提交
246 247 248 249
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
T
Tejun Heo 已提交
250 251
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
252 253 254 255 256 257 258 259
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
260
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
261 262 263
	.bios_param		= ata_std_bios_param,
};

J
Jeff Garzik 已提交
264
static const struct ata_port_operations ahci_ops = {
L
Linus Torvalds 已提交
265 266 267 268 269 270
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

271
	.qc_defer		= ata_std_qc_defer,
L
Linus Torvalds 已提交
272 273 274 275 276 277 278 279
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

T
Tejun Heo 已提交
280 281 282 283 284 285
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

286
#ifdef CONFIG_PM
287 288
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
289
#endif
290

L
Linus Torvalds 已提交
291 292 293 294
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

295 296 297 298 299 300 301
static const struct ata_port_operations ahci_vt8251_ops = {
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

302
	.qc_defer		= ata_std_qc_defer,
303 304 305 306 307 308 309 310 311 312 313 314 315 316
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

317
#ifdef CONFIG_PM
318 319
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
320
#endif
321 322 323 324 325

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

326
static const struct ata_port_info ahci_port_info[] = {
L
Linus Torvalds 已提交
327 328
	/* board_ahci */
	{
T
Tejun Heo 已提交
329
		.flags		= AHCI_FLAG_COMMON,
330
		.link_flags	= AHCI_LFLAG_COMMON,
331
		.pio_mask	= 0x1f, /* pio0-4 */
332
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
333 334
		.port_ops	= &ahci_ops,
	},
335 336
	/* board_ahci_vt8251 */
	{
337 338
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
		.link_flags	= AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
339
		.pio_mask	= 0x1f, /* pio0-4 */
340
		.udma_mask	= ATA_UDMA6,
341
		.port_ops	= &ahci_vt8251_ops,
342
	},
343 344
	/* board_ahci_ign_iferr */
	{
T
Tejun Heo 已提交
345
		.flags		= AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
346
		.link_flags	= AHCI_LFLAG_COMMON,
347
		.pio_mask	= 0x1f, /* pio0-4 */
348
		.udma_mask	= ATA_UDMA6,
349 350
		.port_ops	= &ahci_ops,
	},
351 352
	/* board_ahci_sb600 */
	{
T
Tejun Heo 已提交
353
		.flags		= AHCI_FLAG_COMMON |
T
Tejun Heo 已提交
354 355
				  AHCI_FLAG_IGN_SERR_INTERNAL |
				  AHCI_FLAG_32BIT_ONLY,
356
		.link_flags	= AHCI_LFLAG_COMMON,
357
		.pio_mask	= 0x1f, /* pio0-4 */
358
		.udma_mask	= ATA_UDMA6,
359 360
		.port_ops	= &ahci_ops,
	},
361 362 363 364 365
	/* board_ahci_mv */
	{
		.sht		= &ahci_sht,
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
T
Tejun Heo 已提交
366 367
				  AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
				  AHCI_FLAG_MV_PATA,
368
		.link_flags	= AHCI_LFLAG_COMMON,
369 370 371 372
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
373 374
};

375
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
376
	/* Intel */
377 378 379 380 381
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
382
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
383 384 385 386
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
404 405
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
J
Jeff Garzik 已提交
406

407 408 409
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
410 411

	/* ATI */
412
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
H
henry su 已提交
413 414 415 416 417 418
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
419 420

	/* VIA */
421
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
422
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
423 424

	/* NVIDIA */
425 426 427 428
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
429 430 431 432 433 434 435 436
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
437 438 439 440 441 442 443 444
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
J
Jeff Garzik 已提交
469

J
Jeff Garzik 已提交
470
	/* SiS */
471 472 473
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
J
Jeff Garzik 已提交
474

475 476 477
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

478 479
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
480
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
481

L
Linus Torvalds 已提交
482 483 484 485 486 487 488 489
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
490
	.remove			= ata_pci_remove_one,
491
#ifdef CONFIG_PM
492 493
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
494
#endif
L
Linus Torvalds 已提交
495 496 497
};


498 499 500 501 502
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

503 504
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
505
{
506
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
507

508 509 510 511 512 513
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
514 515
}

516 517
/**
 *	ahci_save_initial_config - Save and fixup initial config values
518 519 520
 *	@pdev: target PCI device
 *	@pi: associated ATA port info
 *	@hpriv: host private area to store config values
521 522 523 524 525 526 527 528 529 530 531
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
532 533 534
static void ahci_save_initial_config(struct pci_dev *pdev,
				     const struct ata_port_info *pi,
				     struct ahci_host_priv *hpriv)
535
{
536
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
537
	u32 cap, port_map;
538
	int i;
539 540 541 542 543 544 545

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

546
	/* some chips have errata preventing 64bit use */
T
Tejun Heo 已提交
547 548 549 550 551 552
	if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

553 554 555 556 557 558
	if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

559 560 561 562 563 564 565 566 567 568 569 570 571 572
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
	if (pi->flags & AHCI_FLAG_MV_PATA) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

573
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
574
	if (port_map) {
575 576 577 578 579 580 581 582 583 584
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

T
Tejun Heo 已提交
585 586
		/* If n_ports and port_map are inconsistent, whine and
		 * clear port_map and let it be generated from n_ports.
587
		 */
T
Tejun Heo 已提交
588
		if (n_ports || tmp_port_map) {
589
			dev_printk(KERN_WARNING, &pdev->dev,
590
				   "nr_ports (%u) and implemented port map "
T
Tejun Heo 已提交
591
				   "(0x%x) don't match, using nr_ports\n",
592
				   ahci_nr_ports(cap), port_map);
T
Tejun Heo 已提交
593 594 595 596 597 598
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
599
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
600 601 602 603 604
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
605 606
	}

607 608 609 610 611 612 613
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
614
 *	@host: target ATA host
615 616 617 618 619 620
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
621
static void ahci_restore_initial_config(struct ata_host *host)
622
{
623 624 625
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

626 627 628 629 630
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
631
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
632
{
T
Tejun Heo 已提交
633 634 635 636 637 638 639 640
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
641

T
Tejun Heo 已提交
642 643 644
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
645
	return 0;
L
Linus Torvalds 已提交
646 647
}

T
Tejun Heo 已提交
648
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
649
{
T
Tejun Heo 已提交
650 651 652 653 654 655
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
656
	}
T
Tejun Heo 已提交
657 658
	return -EINVAL;
}
L
Linus Torvalds 已提交
659

T
Tejun Heo 已提交
660 661 662 663 664 665 666 667 668 669
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
670 671
}

672
static void ahci_start_engine(struct ata_port *ap)
673
{
674
	void __iomem *port_mmio = ahci_port_base(ap);
675 676
	u32 tmp;

677
	/* start DMA */
678
	tmp = readl(port_mmio + PORT_CMD);
679 680 681 682 683
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

684
static int ahci_stop_engine(struct ata_port *ap)
685
{
686
	void __iomem *port_mmio = ahci_port_base(ap);
687 688 689 690
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

691
	/* check if the HBA is idle */
692 693 694
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

695
	/* setting HBA to idle */
696 697 698
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

699
	/* wait for engine to stop. This could be as long as 500 msec */
700 701
	tmp = ata_wait_register(port_mmio + PORT_CMD,
			        PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
702
	if (tmp & PORT_CMD_LIST_ON)
703 704 705 706 707
		return -EIO;

	return 0;
}

708
static void ahci_start_fis_rx(struct ata_port *ap)
709
{
710 711 712
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
713 714 715
	u32 tmp;

	/* set FIS registers */
716 717 718 719
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
720

721 722 723 724
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
725 726 727 728 729 730 731 732 733 734

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

735
static int ahci_stop_fis_rx(struct ata_port *ap)
736
{
737
	void __iomem *port_mmio = ahci_port_base(ap);
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

754
static void ahci_power_up(struct ata_port *ap)
755
{
756 757
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
758 759 760 761 762
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
763
	if (hpriv->cap & HOST_CAP_SSS) {
764 765 766 767 768 769 770 771
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

772
#ifdef CONFIG_PM
773
static void ahci_power_down(struct ata_port *ap)
774
{
775 776
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
777 778
	u32 cmd, scontrol;

779
	if (!(hpriv->cap & HOST_CAP_SSS))
780
		return;
781

782 783 784 785
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
786

787 788 789 790
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
791
}
792
#endif
793

794
static void ahci_start_port(struct ata_port *ap)
795 796
{
	/* enable FIS reception */
797
	ahci_start_fis_rx(ap);
798 799

	/* enable DMA */
800
	ahci_start_engine(ap);
801 802
}

803
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
804 805 806 807
{
	int rc;

	/* disable DMA */
808
	rc = ahci_stop_engine(ap);
809 810 811 812 813 814
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
815
	rc = ahci_stop_fis_rx(ap);
816 817 818 819 820 821 822 823
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

824
static int ahci_reset_controller(struct ata_host *host)
825
{
826 827
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
828
	u32 tmp;
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843

	/* global controller reset */
	tmp = readl(mmio + HOST_CTL);
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
844
		dev_printk(KERN_ERR, host->dev,
845 846 847 848
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

849
	/* turn on AHCI mode */
850 851
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
852

853
	/* some registers might be cleared on reset.  restore initial values */
854
	ahci_restore_initial_config(host);
855 856 857 858 859 860 861 862 863 864 865 866 867

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

896
static void ahci_init_controller(struct ata_host *host)
897
{
898 899
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
900
	int i;
901
	void __iomem *port_mmio;
902 903
	u32 tmp;

904 905 906 907 908 909 910 911 912 913 914 915
	if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

916 917
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
918

919
		port_mmio = ahci_port_base(ap);
920
		if (ata_port_is_dummy(ap))
921 922
			continue;

923
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
924 925 926 927 928 929 930 931 932
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

933
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
934
{
935
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
936
	struct ata_taskfile tf;
937 938 939 940 941 942 943 944 945 946 947
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
948 949
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
950
{
T
Tejun Heo 已提交
951 952 953 954 955 956 957 958
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
959 960
}

961
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
T
Tejun Heo 已提交
962
{
T
Tejun Heo 已提交
963
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
J
Jeff Garzik 已提交
964
	struct ahci_host_priv *hpriv = ap->host->private_data;
965
	u32 tmp;
966
	int busy, rc;
967

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
988

989
	/* perform CLO */
990 991 992 993
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

994
	rc = 0;
995 996 997
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
998
		rc = -EIO;
999

1000 1001 1002 1003
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1004 1005
}

1006 1007 1008
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1009
{
1010
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1011
	struct ahci_port_priv *pp = ap->private_data;
1012
	void __iomem *port_mmio = ahci_port_base(ap);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1036
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1037
			     int pmp, unsigned long deadline)
1038
{
T
Tejun Heo 已提交
1039
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
1040
	const char *reason = NULL;
1041
	unsigned long now, msecs;
T
Tejun Heo 已提交
1042 1043 1044 1045 1046
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

T
Tejun Heo 已提交
1047
	if (ata_link_offline(link)) {
1048 1049 1050 1051 1052
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

T
Tejun Heo 已提交
1053
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1054 1055
	rc = ahci_kick_engine(ap, 1);
	if (rc)
T
Tejun Heo 已提交
1056
		ata_link_printk(link, KERN_WARNING,
1057
				"failed to reset engine (errno=%d)", rc);
T
Tejun Heo 已提交
1058

T
Tejun Heo 已提交
1059
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1060 1061

	/* issue the first D2H Register FIS */
1062 1063 1064 1065 1066
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1067
	tf.ctl |= ATA_SRST;
1068
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1069
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1080
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

	/* spec mandates ">= 2ms" before checking status.
	 * We wait 150ms, because that was the magic delay used for
	 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
	 * between when the ATA command register is written, and then
	 * status is checked.  Because waiting for "a while" before
	 * checking status is fine, post SRST, we perform this magic
	 * delay here as well.
	 */
	msleep(150);

T
Tejun Heo 已提交
1092 1093 1094 1095 1096
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
T
Tejun Heo 已提交
1097
	}
T
Tejun Heo 已提交
1098
	*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1099 1100 1101 1102 1103

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1104
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1105 1106 1107
	return rc;
}

T
Tejun Heo 已提交
1108
static int ahci_softreset(struct ata_link *link, unsigned int *class,
1109 1110
			  unsigned long deadline)
{
T
Tejun Heo 已提交
1111
	return ahci_do_softreset(link, class, 0, deadline);
1112 1113
}

T
Tejun Heo 已提交
1114
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1115
			  unsigned long deadline)
1116
{
T
Tejun Heo 已提交
1117
	struct ata_port *ap = link->ap;
1118 1119 1120
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1121 1122 1123
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1124

1125
	ahci_stop_engine(ap);
1126 1127

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1128
	ata_tf_init(link->device, &tf);
1129
	tf.command = 0x80;
1130
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1131

T
Tejun Heo 已提交
1132
	rc = sata_std_hardreset(link, class, deadline);
1133

1134
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1135

T
Tejun Heo 已提交
1136
	if (rc == 0 && ata_link_online(link))
1137 1138 1139
		*class = ahci_dev_classify(ap);
	if (*class == ATA_DEV_UNKNOWN)
		*class = ATA_DEV_NONE;
L
Linus Torvalds 已提交
1140

1141 1142 1143 1144
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1145
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1146
				 unsigned long deadline)
1147
{
T
Tejun Heo 已提交
1148
	struct ata_port *ap = link->ap;
1149
	u32 serror;
1150 1151 1152 1153
	int rc;

	DPRINTK("ENTER\n");

1154
	ahci_stop_engine(ap);
1155

T
Tejun Heo 已提交
1156
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1157
				 deadline);
1158 1159

	/* vt8251 needs SError cleared for the port to operate */
1160 1161
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1162

1163
	ahci_start_engine(ap);
1164 1165 1166 1167 1168 1169 1170 1171 1172

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

T
Tejun Heo 已提交
1173
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1174
{
T
Tejun Heo 已提交
1175
	struct ata_port *ap = link->ap;
1176
	void __iomem *port_mmio = ahci_port_base(ap);
1177 1178
	u32 new_tmp, tmp;

T
Tejun Heo 已提交
1179
	ata_std_postreset(link, class);
1180 1181 1182

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1183
	if (*class == ATA_DEV_ATAPI)
1184 1185 1186 1187 1188 1189 1190
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
1191 1192 1193 1194
}

static u8 ahci_check_status(struct ata_port *ap)
{
T
Tejun Heo 已提交
1195
	void __iomem *mmio = ap->ioaddr.cmd_addr;
L
Linus Torvalds 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

T
Tejun Heo 已提交
1208
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
1209
{
1210 1211
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1212
	unsigned int n_sg = 0;
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
1219
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1220 1221 1222 1223 1224 1225 1226
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1227

1228
		ahci_sg++;
1229
		n_sg++;
L
Linus Torvalds 已提交
1230
	}
1231 1232

	return n_sg;
L
Linus Torvalds 已提交
1233 1234 1235 1236
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1237 1238
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1239
	int is_atapi = is_atapi_taskfile(&qc->tf);
T
Tejun Heo 已提交
1240
	void *cmd_tbl;
L
Linus Torvalds 已提交
1241 1242
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1243
	unsigned int n_elem;
L
Linus Torvalds 已提交
1244 1245 1246 1247 1248

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
1249 1250
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

1251
	ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
1252
	if (is_atapi) {
T
Tejun Heo 已提交
1253 1254
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1255
	}
L
Linus Torvalds 已提交
1256

1257 1258
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
1259
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
1260

1261 1262 1263 1264 1265 1266 1267
	/*
	 * Fill in command slot information.
	 */
	opts = cmd_fis_len | n_elem << 16;
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1268
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1269

T
Tejun Heo 已提交
1270
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
1271 1272
}

T
Tejun Heo 已提交
1273
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
1274
{
T
Tejun Heo 已提交
1275
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1276
	struct ata_eh_info *ehi = &ap->link.eh_info;
T
Tejun Heo 已提交
1277 1278 1279
	unsigned int err_mask = 0, action = 0;
	struct ata_queued_cmd *qc;
	u32 serror;
L
Linus Torvalds 已提交
1280

T
Tejun Heo 已提交
1281
	ata_ehi_clear_desc(ehi);
L
Linus Torvalds 已提交
1282

T
Tejun Heo 已提交
1283
	/* AHCI needs SError cleared; otherwise, it might lock up */
1284
	ahci_scr_read(ap, SCR_ERROR, &serror);
T
Tejun Heo 已提交
1285
	ahci_scr_write(ap, SCR_ERROR, serror);
L
Linus Torvalds 已提交
1286

T
Tejun Heo 已提交
1287 1288 1289
	/* analyze @irq_stat */
	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);

1290 1291 1292 1293
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
	if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
		irq_stat &= ~PORT_IRQ_IF_ERR;

1294
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
1295
		err_mask |= AC_ERR_DEV;
1296 1297 1298
		if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
			serror &= ~SERR_INTERNAL;
	}
T
Tejun Heo 已提交
1299 1300 1301 1302

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
		err_mask |= AC_ERR_HOST_BUS;
		action |= ATA_EH_SOFTRESET;
L
Linus Torvalds 已提交
1303 1304
	}

T
Tejun Heo 已提交
1305 1306 1307
	if (irq_stat & PORT_IRQ_IF_ERR) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1308
		ata_ehi_push_desc(ehi, "interface fatal error");
T
Tejun Heo 已提交
1309
	}
L
Linus Torvalds 已提交
1310

T
Tejun Heo 已提交
1311
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1312
		ata_ehi_hotplugged(ehi);
T
Tejun Heo 已提交
1313
		ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
1314 1315 1316 1317 1318
			"connection status changed" : "PHY RDY changed");
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
L
Linus Torvalds 已提交
1319

T
Tejun Heo 已提交
1320 1321
		err_mask |= AC_ERR_HSM;
		action |= ATA_EH_SOFTRESET;
T
Tejun Heo 已提交
1322
		ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
T
Tejun Heo 已提交
1323 1324
				  unk[0], unk[1], unk[2], unk[3]);
	}
L
Linus Torvalds 已提交
1325

T
Tejun Heo 已提交
1326 1327 1328
	/* okay, let's hand over to EH */
	ehi->serror |= serror;
	ehi->action |= action;
J
Jeff Garzik 已提交
1329

T
Tejun Heo 已提交
1330
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
T
Tejun Heo 已提交
1331 1332 1333 1334
	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;
1335

T
Tejun Heo 已提交
1336 1337 1338 1339
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
L
Linus Torvalds 已提交
1340 1341
}

1342
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
1343
{
1344
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
T
Tejun Heo 已提交
1345
	struct ata_eh_info *ehi = &ap->link.eh_info;
1346
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1347
	u32 status, qc_active;
1348
	int rc, known_irq = 0;
L
Linus Torvalds 已提交
1349 1350 1351 1352

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

T
Tejun Heo 已提交
1353 1354 1355
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
1356 1357
	}

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	if (status & PORT_IRQ_SDB_FIS) {
		/*
		 * if this is an ATAPI device with AN turned on,
		 * then we should interrogate the device to
		 * determine the cause of the interrupt
		 *
		 * for AN - this we should check the SDB FIS
		 * and find the I and N bits set
		 */
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
		u32 f0 = le32_to_cpu(f[0]);

		/* check the 'N' bit in word 0 of the FIS */
		if (f0 & (1 << 15)) {
			int port_addr = ((f0 & 0x00000f00) >> 8);
			struct ata_device *adev;
			if (port_addr < ATA_MAX_DEVICES) {
				adev = &ap->link.device[port_addr];
				if (adev->flags & ATA_DFLAG_AN)
					ata_scsi_media_change_notify(adev);
			}
		}
	}

T
Tejun Heo 已提交
1382
	if (ap->link.sactive)
T
Tejun Heo 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
L
Linus Torvalds 已提交
1395 1396
	}

1397 1398
	/* hmmm... a spurious interupt */

1399 1400 1401
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
T
Tejun Heo 已提交
1402
	if (!ap->link.sactive)
T
Tejun Heo 已提交
1403 1404
		return;

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1423
	if (status & PORT_IRQ_SDB_FIS) {
1424
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1425

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1449 1450
		known_irq = 1;
	}
1451

1452
	if (!known_irq)
T
Tejun Heo 已提交
1453
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1454
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
T
Tejun Heo 已提交
1455
				status, ap->link.active_tag, ap->link.sactive);
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460 1461 1462
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1463
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
1464
{
J
Jeff Garzik 已提交
1465
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
1466 1467
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1468
	void __iomem *mmio;
L
Linus Torvalds 已提交
1469 1470 1471 1472
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
1473
	hpriv = host->private_data;
T
Tejun Heo 已提交
1474
	mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1475 1476 1477 1478 1479 1480 1481

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

J
Jeff Garzik 已提交
1482
        spin_lock(&host->lock);
L
Linus Torvalds 已提交
1483

J
Jeff Garzik 已提交
1484
        for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
1485 1486
		struct ata_port *ap;

1487 1488 1489
		if (!(irq_stat & (1 << i)))
			continue;

J
Jeff Garzik 已提交
1490
		ap = host->ports[i];
1491
		if (ap) {
1492
			ahci_port_intr(ap);
1493 1494 1495
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1496
			if (ata_ratelimit())
J
Jeff Garzik 已提交
1497
				dev_printk(KERN_WARNING, host->dev,
1498
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
1499
		}
1500 1501

		irq_ack |= (1 << i);
L
Linus Torvalds 已提交
1502 1503 1504 1505 1506 1507 1508
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

J
Jeff Garzik 已提交
1509
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
1510 1511 1512 1513 1514 1515

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1516
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
1517 1518
{
	struct ata_port *ap = qc->ap;
1519
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1520

T
Tejun Heo 已提交
1521 1522 1523
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
1524 1525 1526 1527 1528
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

T
Tejun Heo 已提交
1529 1530
static void ahci_freeze(struct ata_port *ap)
{
1531
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1532 1533 1534 1535 1536 1537 1538

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
1539
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1540
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
1541
	u32 tmp;
1542
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
1543 1544 1545 1546

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1547
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
1548 1549

	/* turn IRQ back on */
1550
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
1551 1552 1553 1554
}

static void ahci_error_handler(struct ata_port *ap)
{
1555
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
1556
		/* restart engine */
1557 1558
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
1559 1560 1561
	}

	/* perform recovery */
1562
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
1563
		  ahci_postreset);
T
Tejun Heo 已提交
1564 1565
}

1566 1567 1568 1569
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1570 1571
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1572 1573 1574 1575 1576 1577 1578
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

T
Tejun Heo 已提交
1579 1580 1581 1582
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1583 1584 1585
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
T
Tejun Heo 已提交
1586 1587
}

1588 1589 1590 1591 1592 1593 1594 1595
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

	return 0;
}

1596
#ifdef CONFIG_PM
1597 1598 1599 1600 1601
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1602
	rc = ahci_deinit_port(ap, &emsg);
1603
	if (rc == 0)
1604
		ahci_power_down(ap);
1605
	else {
1606
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1607
		ahci_start_port(ap);
1608 1609 1610 1611 1612 1613 1614
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
1615
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
T
Tejun Heo 已提交
1616
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
1635
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1636 1637
	int rc;

1638 1639 1640
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1641 1642

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1643
		rc = ahci_reset_controller(host);
1644 1645 1646
		if (rc)
			return rc;

1647
		ahci_init_controller(host);
1648 1649
	}

J
Jeff Garzik 已提交
1650
	ata_host_resume(host);
1651 1652 1653

	return 0;
}
1654
#endif
1655

1656 1657
static int ahci_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1658
	struct device *dev = ap->host->dev;
1659 1660 1661 1662 1663
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1664
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1665 1666 1667 1668
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1669
	if (rc)
1670 1671
		return rc;

1672 1673 1674
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

1704 1705 1706 1707 1708 1709
	/*
 	 * Save off initial list of interrupts to be enabled.
 	 * This could be changed later
 	 */
	pp->intr_mask = DEF_PORT_IRQ;

1710 1711
	ap->private_data = pp;

1712 1713
	/* engage engines, captain */
	return ahci_port_resume(ap);
1714 1715 1716 1717
}

static void ahci_port_stop(struct ata_port *ap)
{
1718 1719
	const char *emsg = NULL;
	int rc;
1720

1721
	/* de-initialize port */
1722
	rc = ahci_deinit_port(ap, &emsg);
1723 1724
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1725 1726
}

1727
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
1728 1729 1730 1731 1732 1733 1734 1735 1736
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1737 1738
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1739 1740 1741 1742 1743 1744
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1745 1746
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
1747 1748 1749 1750
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1751 1752
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
1753 1754 1755 1756 1757 1758
			return rc;
		}
	}
	return 0;
}

1759
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
1760
{
1761 1762 1763
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
L
Linus Torvalds 已提交
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
1782
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
1783
		scc_s = "IDE";
1784
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
1785
		scc_s = "SATA";
1786
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
1787 1788 1789 1790
		scc_s = "RAID";
	else
		scc_s = "unknown";

1791 1792
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
	       	,

	       	(vers >> 24) & 0xff,
	       	(vers >> 16) & 0xff,
	       	(vers >> 8) & 0xff,
	       	vers & 0xff,

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

1807 1808
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
1809 1810
		"%s%s%s%s%s%s%s"
		"%s%s%s%s%s%s%s\n"
L
Linus Torvalds 已提交
1811 1812 1813 1814
	       	,

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
T
Tejun Heo 已提交
1815
		cap & (1 << 29) ? "sntf " : "",
L
Linus Torvalds 已提交
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

1831
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
1832 1833
{
	static int printed_version;
1834 1835
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
1836
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
1837
	struct ahci_host_priv *hpriv;
1838 1839
	struct ata_host *host;
	int i, rc;
L
Linus Torvalds 已提交
1840 1841 1842

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
1843 1844
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
1845
	if (!printed_version++)
1846
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1847

1848
	/* acquire resources */
1849
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
1850 1851 1852
	if (rc)
		return rc;

T
Tejun Heo 已提交
1853 1854
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
1855
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
1856
	if (rc)
1857
		return rc;
L
Linus Torvalds 已提交
1858

1859
	if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
1860
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1861

1862 1863 1864
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
L
Linus Torvalds 已提交
1865

1866 1867
	/* save initial config */
	ahci_save_initial_config(pdev, &pi, hpriv);
L
Linus Torvalds 已提交
1868

1869
	/* prepare host */
1870
	if (hpriv->cap & HOST_CAP_NCQ)
1871
		pi.flags |= ATA_FLAG_NCQ;
L
Linus Torvalds 已提交
1872

1873 1874 1875 1876 1877 1878 1879
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
1880 1881
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
1882

1883 1884 1885 1886
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

1887
		/* standard SATA port setup */
T
Tejun Heo 已提交
1888
		if (hpriv->port_map & (1 << i))
1889
			ap->ioaddr.cmd_addr = port_mmio;
1890 1891 1892 1893

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
1894
	}
1895

1896 1897
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
1898
	if (rc)
1899
		return rc;
L
Linus Torvalds 已提交
1900

1901 1902 1903
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
1904

1905 1906
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
1907

1908 1909 1910
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
1911
}
L
Linus Torvalds 已提交
1912 1913 1914

static int __init ahci_init(void)
{
1915
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1928
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
1929 1930 1931

module_init(ahci_init);
module_exit(ahci_exit);