indirect_pci.c 4.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Support for indirect PCI bridges.
 *
 * Copyright (C) 1998 Gabriel Paubert.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/delay.h>
#include <linux/string.h>
#include <linux/init.h>

#include <asm/io.h>
#include <asm/prom.h>
#include <asm/pci-bridge.h>
#include <asm/machdep.h>

23 24
int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
			 int offset, int len, u32 *val)
25
{
26
	struct pci_controller *hose = pci_bus_to_host(bus);
27 28
	volatile void __iomem *cfg_data;
	u8 cfg_type = 0;
29
	u32 bus_no, reg;
30

31 32 33 34 35 36 37
	if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
		if (bus->number != hose->first_busno)
			return PCIBIOS_DEVICE_NOT_FOUND;
		if (devfn != 0)
			return PCIBIOS_DEVICE_NOT_FOUND;
	}

38
	if (ppc_md.pci_exclude_device)
39
		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
40
			return PCIBIOS_DEVICE_NOT_FOUND;
41

42
	if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
43 44 45
		if (bus->number != hose->first_busno)
			cfg_type = 1;

46
	bus_no = (bus->number == hose->first_busno) ?
47
			hose->self_busno : bus->number;
48

49 50 51 52 53
	if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
		reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
	else
		reg = offset & 0xfc;

54 55 56 57 58 59
	if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
		out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
			 (devfn << 8) | reg | cfg_type));
	else
		out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
			 (devfn << 8) | reg | cfg_type));
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	cfg_data = hose->cfg_data + (offset & 3);
	switch (len) {
	case 1:
		*val = in_8(cfg_data);
		break;
	case 2:
		*val = in_le16(cfg_data);
		break;
	default:
		*val = in_le32(cfg_data);
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

80 81
int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
			  int offset, int len, u32 val)
82
{
83
	struct pci_controller *hose = pci_bus_to_host(bus);
84 85
	volatile void __iomem *cfg_data;
	u8 cfg_type = 0;
86
	u32 bus_no, reg;
87

88 89 90 91 92 93 94
	if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
		if (bus->number != hose->first_busno)
			return PCIBIOS_DEVICE_NOT_FOUND;
		if (devfn != 0)
			return PCIBIOS_DEVICE_NOT_FOUND;
	}

95
	if (ppc_md.pci_exclude_device)
96
		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
97 98
			return PCIBIOS_DEVICE_NOT_FOUND;

99
	if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
100 101 102
		if (bus->number != hose->first_busno)
			cfg_type = 1;

103
	bus_no = (bus->number == hose->first_busno) ?
104
			hose->self_busno : bus->number;
105

106 107 108 109 110
	if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
		reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
	else
		reg = offset & 0xfc;

111 112 113 114 115 116
	if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
		out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
			 (devfn << 8) | reg | cfg_type));
	else
		out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
			 (devfn << 8) | reg | cfg_type));
117

L
Lucas De Marchi 已提交
118
	/* suppress setting of PCI_PRIMARY_BUS */
119 120 121 122 123
	if (hose->indirect_type & PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS)
		if ((offset == PCI_PRIMARY_BUS) &&
			(bus->number == hose->first_busno))
		val &= 0xffffff00;

124 125 126 127 128 129
	/* Workaround for PCI_28 Errata in 440EPx/GRx */
	if ((hose->indirect_type & PPC_INDIRECT_TYPE_BROKEN_MRM) &&
			offset == PCI_CACHE_LINE_SIZE) {
		val = 0;
	}

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	cfg_data = hose->cfg_data + (offset & 3);
	switch (len) {
	case 1:
		out_8(cfg_data, val);
		break;
	case 2:
		out_le16(cfg_data, val);
		break;
	default:
		out_le32(cfg_data, val);
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static struct pci_ops indirect_pci_ops =
{
151 152
	.read = indirect_read_config,
	.write = indirect_write_config,
153 154
};

155 156
void setup_indirect_pci(struct pci_controller *hose, resource_size_t cfg_addr,
			resource_size_t cfg_data, u32 flags)
157
{
158
	resource_size_t base = cfg_addr & PAGE_MASK;
159
	void __iomem *mbase;
160 161

	mbase = ioremap(base, PAGE_SIZE);
162
	hose->cfg_addr = mbase + (cfg_addr & ~PAGE_MASK);
163 164
	if ((cfg_data & PAGE_MASK) != base)
		mbase = ioremap(cfg_data & PAGE_MASK, PAGE_SIZE);
165 166
	hose->cfg_data = mbase + (cfg_data & ~PAGE_MASK);
	hose->ops = &indirect_pci_ops;
167
	hose->indirect_type = flags;
168
}