i915_drv.c 31.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "i915_trace.h"
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37

J
Jesse Barnes 已提交
38
#include <linux/console.h>
39
#include <linux/module.h>
40
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
41

42
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
43
module_param_named(modeset, i915_modeset, int, 0400);
44 45 46
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
47

48
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
49
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
50

51
int i915_panel_ignore_lid __read_mostly = 0;
52
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
53 54 55
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
56

57
unsigned int i915_powersave __read_mostly = 1;
58
module_param_named(powersave, i915_powersave, int, 0600);
59 60
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
61

62
int i915_semaphores __read_mostly = -1;
63
module_param_named(semaphores, i915_semaphores, int, 0600);
64
MODULE_PARM_DESC(semaphores,
65
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
66

67
int i915_enable_rc6 __read_mostly = -1;
68
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
69
MODULE_PARM_DESC(i915_enable_rc6,
70 71 72 73 74
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
75

76
int i915_enable_fbc __read_mostly = -1;
77
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
78 79
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
80
		"(default: -1 (use per-chip default))");
81

82
unsigned int i915_lvds_downclock __read_mostly = 0;
83
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
84 85 86
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
87

88 89 90 91 92 93
int i915_lvds_channel_mode __read_mostly;
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
MODULE_PARM_DESC(lvds_channel_mode,
		 "Specify LVDS channel mode "
		 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");

94
int i915_panel_use_ssc __read_mostly = -1;
95
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
96 97
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
98
		"(default: auto from VBT)");
99

100
int i915_vbt_sdvo_panel_type __read_mostly = -1;
101
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
102
MODULE_PARM_DESC(vbt_sdvo_panel_type,
103 104
		"Override/Ignore selection of SDVO panel mode in the VBT "
		"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
105

106
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
107
module_param_named(reset, i915_try_reset, bool, 0600);
108
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
109

110
bool i915_enable_hangcheck __read_mostly = true;
111
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
112 113 114 115
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
116

117 118
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
119 120 121
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

122
static struct drm_driver driver;
123
extern int intel_agp_enabled;
124

125
#define INTEL_VGA_DEVICE(id, info) {		\
126
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
127
	.class_mask = 0xff0000,			\
128 129 130 131
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
132 133
	.driver_data = (unsigned long) info }

134
static const struct intel_device_info intel_i830_info = {
135
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
136
	.has_overlay = 1, .overlay_needs_physical = 1,
137 138
};

139
static const struct intel_device_info intel_845g_info = {
140
	.gen = 2,
141
	.has_overlay = 1, .overlay_needs_physical = 1,
142 143
};

144
static const struct intel_device_info intel_i85x_info = {
145
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
146
	.cursor_needs_physical = 1,
147
	.has_overlay = 1, .overlay_needs_physical = 1,
148 149
};

150
static const struct intel_device_info intel_i865g_info = {
151
	.gen = 2,
152
	.has_overlay = 1, .overlay_needs_physical = 1,
153 154
};

155
static const struct intel_device_info intel_i915g_info = {
156
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
157
	.has_overlay = 1, .overlay_needs_physical = 1,
158
};
159
static const struct intel_device_info intel_i915gm_info = {
160
	.gen = 3, .is_mobile = 1,
161
	.cursor_needs_physical = 1,
162
	.has_overlay = 1, .overlay_needs_physical = 1,
163
	.supports_tv = 1,
164
};
165
static const struct intel_device_info intel_i945g_info = {
166
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
167
	.has_overlay = 1, .overlay_needs_physical = 1,
168
};
169
static const struct intel_device_info intel_i945gm_info = {
170
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
171
	.has_hotplug = 1, .cursor_needs_physical = 1,
172
	.has_overlay = 1, .overlay_needs_physical = 1,
173
	.supports_tv = 1,
174 175
};

176
static const struct intel_device_info intel_i965g_info = {
177
	.gen = 4, .is_broadwater = 1,
178
	.has_hotplug = 1,
179
	.has_overlay = 1,
180 181
};

182
static const struct intel_device_info intel_i965gm_info = {
183
	.gen = 4, .is_crestline = 1,
184
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
185
	.has_overlay = 1,
186
	.supports_tv = 1,
187 188
};

189
static const struct intel_device_info intel_g33_info = {
190
	.gen = 3, .is_g33 = 1,
191
	.need_gfx_hws = 1, .has_hotplug = 1,
192
	.has_overlay = 1,
193 194
};

195
static const struct intel_device_info intel_g45_info = {
196
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
197
	.has_pipe_cxsr = 1, .has_hotplug = 1,
198
	.has_bsd_ring = 1,
199 200
};

201
static const struct intel_device_info intel_gm45_info = {
202
	.gen = 4, .is_g4x = 1,
203
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
204
	.has_pipe_cxsr = 1, .has_hotplug = 1,
205
	.supports_tv = 1,
206
	.has_bsd_ring = 1,
207 208
};

209
static const struct intel_device_info intel_pineview_info = {
210
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
211
	.need_gfx_hws = 1, .has_hotplug = 1,
212
	.has_overlay = 1,
213 214
};

215
static const struct intel_device_info intel_ironlake_d_info = {
216
	.gen = 5,
217
	.need_gfx_hws = 1, .has_hotplug = 1,
218
	.has_bsd_ring = 1,
219 220
};

221
static const struct intel_device_info intel_ironlake_m_info = {
222
	.gen = 5, .is_mobile = 1,
223
	.need_gfx_hws = 1, .has_hotplug = 1,
224
	.has_fbc = 1,
225
	.has_bsd_ring = 1,
226 227
};

228
static const struct intel_device_info intel_sandybridge_d_info = {
229
	.gen = 6,
230
	.need_gfx_hws = 1, .has_hotplug = 1,
231
	.has_bsd_ring = 1,
232
	.has_blt_ring = 1,
233
	.has_llc = 1,
234
	.has_force_wake = 1,
235 236
};

237
static const struct intel_device_info intel_sandybridge_m_info = {
238
	.gen = 6, .is_mobile = 1,
239
	.need_gfx_hws = 1, .has_hotplug = 1,
240
	.has_fbc = 1,
241
	.has_bsd_ring = 1,
242
	.has_blt_ring = 1,
243
	.has_llc = 1,
244
	.has_force_wake = 1,
245 246
};

247 248 249 250 251
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
252
	.has_llc = 1,
253
	.has_force_wake = 1,
254 255 256 257 258 259 260 261
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
262
	.has_llc = 1,
263
	.has_force_wake = 1,
264 265
};

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
static const struct intel_device_info intel_valleyview_m_info = {
	.gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

static const struct intel_device_info intel_valleyview_d_info = {
	.gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

284 285 286 287 288 289
static const struct intel_device_info intel_haswell_d_info = {
	.is_haswell = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
290
	.has_force_wake = 1,
291 292 293 294 295 296 297 298
};

static const struct intel_device_info intel_haswell_m_info = {
	.is_haswell = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
299
	.has_force_wake = 1,
300 301
};

302 303 304 305
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
306
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
329
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
330 331 332 333
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
334
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
335 336
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
337
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
338
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
339
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
340
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
341 342 343 344 345
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
346
	INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
347 348 349 350 351 352 353
	INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
	INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
	INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
354 355 356
	INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
357
	{0, 0, 0}
L
Linus Torvalds 已提交
358 359
};

J
Jesse Barnes 已提交
360 361 362 363
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

364
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
365
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
366
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
367
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
368
#define INTEL_PCH_LPT_DEVICE_ID_TYPE	0x8c00
369

370
void intel_detect_pch(struct drm_device *dev)
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

387 388
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
389
				dev_priv->num_pch_pll = 2;
390 391
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
392
				dev_priv->pch_type = PCH_CPT;
393
				dev_priv->num_pch_pll = 2;
394
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
395 396 397
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
398
				dev_priv->num_pch_pll = 2;
J
Jesse Barnes 已提交
399
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
400 401
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
402
				dev_priv->num_pch_pll = 0;
403
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
404
			}
405
			BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
406 407 408 409 410
		}
		pci_dev_put(pch);
	}
}

411 412 413 414 415 416 417 418
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
		return 0;

	if (i915_semaphores >= 0)
		return i915_semaphores;

419
#ifdef CONFIG_INTEL_IOMMU
420
	/* Enable semaphores on SNB when IO remapping is off */
421 422 423
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
424 425 426 427

	return 1;
}

428
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
429
{
430 431
	struct drm_i915_private *dev_priv = dev->dev_private;

432 433
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
434 435
	pci_save_state(dev->pdev);

436
	/* If KMS is active, we do the leavevt stuff here */
437
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
438 439
		int error = i915_gem_idle(dev);
		if (error) {
440
			dev_err(&dev->pdev->dev,
441 442 443
				"GEM idle failed, resume might fail\n");
			return error;
		}
444
		drm_irq_uninstall(dev);
445 446
	}

447 448
	i915_save_state(dev);

449
	intel_opregion_fini(dev);
450

451 452
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
453

454 455 456 457
	console_lock();
	intel_fbdev_set_suspend(dev, 1);
	console_unlock();

458
	return 0;
459 460
}

461
int i915_suspend(struct drm_device *dev, pm_message_t state)
462 463 464 465 466 467 468 469 470 471 472 473
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

474 475 476

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
477

478 479 480 481
	error = i915_drm_freeze(dev);
	if (error)
		return error;

482 483 484 485 486
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
487 488 489 490

	return 0;
}

491
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
492
{
493
	struct drm_i915_private *dev_priv = dev->dev_private;
494
	int error = 0;
495

496 497 498 499 500 501
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

502
	i915_restore_state(dev);
503
	intel_opregion_setup(dev);
504

505 506
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
507
		if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
508 509
			ironlake_init_pch_refclk(dev);

510 511 512
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

513
		error = i915_gem_init_hw(dev);
514
		mutex_unlock(&dev->struct_mutex);
515

516
		intel_modeset_init_hw(dev);
517
		drm_mode_config_reset(dev);
518
		drm_irq_install(dev);
519

520
		/* Resume the modeset for every activated CRTC */
521
		mutex_lock(&dev->mode_config.mutex);
522
		drm_helper_resume_force_mode(dev);
523
		mutex_unlock(&dev->mode_config.mutex);
J
Jesse Barnes 已提交
524
	}
525

526 527
	intel_opregion_init(dev);

528
	dev_priv->modeset_on_lid = 0;
529

530 531 532
	console_lock();
	intel_fbdev_set_suspend(dev, 0);
	console_unlock();
533 534 535
	return error;
}

536
int i915_resume(struct drm_device *dev)
537
{
538 539
	int ret;

540 541 542
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

543 544 545 546 547
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

548 549 550 551 552 553
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
554 555
}

556
static int i8xx_do_reset(struct drm_device *dev)
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

586 587 588
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
589
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
D
Daniel Vetter 已提交
590
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
591 592
}

593
static int i965_do_reset(struct drm_device *dev)
594
{
595
	int ret;
596 597
	u8 gdrst;

598 599 600 601 602
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
603
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
604
	pci_write_config_byte(dev->pdev, I965_GDRST,
605 606 607 608 609 610 611 612 613 614 615
			      gdrst | GRDOM_RENDER |
			      GRDOM_RESET_ENABLE);
	ret =  wait_for(i965_reset_complete(dev), 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST,
			      gdrst | GRDOM_MEDIA |
			      GRDOM_RESET_ENABLE);
616 617 618 619

	return wait_for(i965_reset_complete(dev), 500);
}

620
static int ironlake_do_reset(struct drm_device *dev)
621 622
{
	struct drm_i915_private *dev_priv = dev->dev_private;
623 624 625 626 627 628 629 630 631 632 633 634
	u32 gdrst;
	int ret;

	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
		   gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
635
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
636
		   gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
637
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
638 639
}

640
static int gen6_do_reset(struct drm_device *dev)
641 642
{
	struct drm_i915_private *dev_priv = dev->dev_private;
643 644
	int	ret;
	unsigned long irqflags;
645

646 647 648
	/* Hold gt_lock across reset to prevent any register access
	 * with forcewake not set correctly
	 */
649
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
650 651 652 653 654 655 656 657 658 659 660 661 662

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
	I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);

	/* Spin waiting for the device to ack the reset request */
	ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);

	/* If reset with a user forcewake, try to restore, otherwise turn it off */
663
	if (dev_priv->forcewake_count)
664
		dev_priv->gt.force_wake_get(dev_priv);
665
	else
666
		dev_priv->gt.force_wake_put(dev_priv);
667 668 669 670

	/* Restore fifo count */
	dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);

671 672
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
	return ret;
673 674
}

675
int intel_gpu_reset(struct drm_device *dev)
676
{
677
	struct drm_i915_private *dev_priv = dev->dev_private;
678 679 680 681 682
	int ret = -ENODEV;

	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6:
683
		ret = gen6_do_reset(dev);
684 685
		break;
	case 5:
686
		ret = ironlake_do_reset(dev);
687 688
		break;
	case 4:
689
		ret = i965_do_reset(dev);
690 691
		break;
	case 2:
692
		ret = i8xx_do_reset(dev);
693 694 695
		break;
	}

696 697 698 699 700 701 702 703 704 705 706
	/* Also reset the gpu hangman. */
	if (dev_priv->stop_rings) {
		DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
		dev_priv->stop_rings = 0;
		if (ret == -ENODEV) {
			DRM_ERROR("Reset not implemented, but ignoring "
				  "error for simulated gpu hangs\n");
			ret = 0;
		}
	}

707 708 709
	return ret;
}

710
/**
711
 * i915_reset - reset chip after a hang
712 713 714 715 716 717 718 719 720 721 722 723 724
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
725
int i915_reset(struct drm_device *dev)
726 727
{
	drm_i915_private_t *dev_priv = dev->dev_private;
728
	int ret;
729

C
Chris Wilson 已提交
730 731 732
	if (!i915_try_reset)
		return 0;

733
	mutex_lock(&dev->struct_mutex);
734

735
	i915_gem_reset(dev);
736

737
	ret = -ENODEV;
738
	if (get_seconds() - dev_priv->last_gpu_reset < 5)
739
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
740
	else
741
		ret = intel_gpu_reset(dev);
742

743
	dev_priv->last_gpu_reset = get_seconds();
744
	if (ret) {
745
		DRM_ERROR("Failed to reset chip.\n");
746
		mutex_unlock(&dev->struct_mutex);
747
		return ret;
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
765
			!dev_priv->mm.suspended) {
766 767 768
		struct intel_ring_buffer *ring;
		int i;

769
		dev_priv->mm.suspended = 0;
770

771 772
		i915_gem_init_swizzling(dev);

773 774
		for_each_ring(ring, dev_priv, i)
			ring->init(ring);
775

776
		i915_gem_context_init(dev);
D
Daniel Vetter 已提交
777 778
		i915_gem_init_ppgtt(dev);

779 780 781 782 783
		/*
		 * It would make sense to re-init all the other hw state, at
		 * least the rps/rc6/emon init done within modeset_init_hw. For
		 * some unknown reason, this blows up my ilk, so don't.
		 */
784

785
		mutex_unlock(&dev->struct_mutex);
786

787 788
		drm_irq_uninstall(dev);
		drm_irq_install(dev);
789 790
	} else {
		mutex_unlock(&dev->struct_mutex);
791 792 793 794 795
	}

	return 0;
}

796 797 798
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
799 800 801
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

802 803 804 805 806 807 808 809
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

810 811 812 813 814 815 816 817 818 819 820 821
	/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
	 * implementation for gen3 (and only gen3) that used legacy drm maps
	 * (gasp!) to share buffers between X and the client. Hence we need to
	 * keep around the fake agp stuff for gen3, even when kms is enabled. */
	if (intel_info->gen != 3) {
		driver.driver_features &=
			~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
	} else if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

822
	return drm_get_pci_dev(pdev, ent, &driver);
823 824 825 826 827 828 829 830 831 832
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

833
static int i915_pm_suspend(struct device *dev)
834
{
835 836 837
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
838

839 840 841 842
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
843

844 845 846
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

847 848 849
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
850

851 852
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
853

854
	return 0;
855 856
}

857
static int i915_pm_resume(struct device *dev)
858
{
859 860 861 862
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
863 864
}

865
static int i915_pm_freeze(struct device *dev)
866
{
867 868 869 870 871 872 873 874 875
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
876 877
}

878
static int i915_pm_thaw(struct device *dev)
879
{
880 881 882 883
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
884 885
}

886
static int i915_pm_poweroff(struct device *dev)
887
{
888 889 890
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

891
	return i915_drm_freeze(drm_dev);
892 893
}

894
static const struct dev_pm_ops i915_pm_ops = {
895 896 897 898 899 900
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
901 902
};

903
static const struct vm_operations_struct i915_gem_vm_ops = {
904
	.fault = i915_gem_fault,
905 906
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
907 908
};

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
924
static struct drm_driver driver = {
925 926
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
927
	 */
928 929
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
930
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
931
	.load = i915_driver_load,
J
Jesse Barnes 已提交
932
	.unload = i915_driver_unload,
933
	.open = i915_driver_open,
934 935
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
936
	.postclose = i915_driver_postclose,
937 938 939 940 941

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

942
	.device_is_agp = i915_driver_device_is_agp,
943 944
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
945
#if defined(CONFIG_DEBUG_FS)
946 947
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
948
#endif
949 950
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
951
	.gem_vm_ops = &i915_gem_vm_ops,
952 953 954 955 956 957

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

958 959 960
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
961
	.ioctls = i915_ioctls,
962
	.fops = &i915_driver_fops,
963 964 965 966 967 968
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
969 970
};

971 972 973 974 975 976 977 978
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
979 980 981
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

1004 1005 1006
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

1007
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1008 1009 1010 1011
}

static void __exit i915_exit(void)
{
1012
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1013 1014 1015 1016 1017
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1018 1019
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1020
MODULE_LICENSE("GPL and additional rights");
1021

1022 1023
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1024 1025 1026
	((HAS_FORCE_WAKE((dev_priv)->dev)) && \
	 ((reg) < 0x40000) &&            \
	 ((reg) != FORCEWAKE))
1027

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static bool IS_DISPLAYREG(u32 reg)
{
	/*
	 * This should make it easier to transition modules over to the
	 * new register block scheme, since we can do it incrementally.
	 */
	if (reg >= 0x180000)
		return false;

	if (reg >= RENDER_RING_BASE &&
	    reg < RENDER_RING_BASE + 0xff)
		return false;
	if (reg >= GEN6_BSD_RING_BASE &&
	    reg < GEN6_BSD_RING_BASE + 0xff)
		return false;
	if (reg >= BLT_RING_BASE &&
	    reg < BLT_RING_BASE + 0xff)
		return false;

	if (reg == PGTBL_ER)
		return false;

	if (reg >= IPEIR_I965 &&
	    reg < HWSTAM)
		return false;

	if (reg == MI_MODE)
		return false;

	if (reg == GFX_MODE_GEN7)
		return false;

	if (reg == RENDER_HWS_PGA_GEN7 ||
	    reg == BSD_HWS_PGA_GEN7 ||
	    reg == BLT_HWS_PGA_GEN7)
		return false;

	if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
	    reg == GEN6_BSD_RNCID)
		return false;

	if (reg == GEN6_BLITTER_ECOSKPD)
		return false;

	if (reg >= 0x4000c &&
	    reg <= 0x4002c)
		return false;

	if (reg >= 0x4f000 &&
	    reg <= 0x4f08f)
		return false;

	if (reg >= 0x4f100 &&
	    reg <= 0x4f11f)
		return false;

	if (reg >= VLV_MASTER_IER &&
	    reg <= GEN6_PMIER)
		return false;

	if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
	    reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
		return false;

	if (reg >= VLV_IIR_RW &&
	    reg <= VLV_ISR)
		return false;

	if (reg == FORCEWAKE_VLV ||
	    reg == FORCEWAKE_ACK_VLV)
		return false;

	if (reg == GEN6_GDRST)
		return false;

	return true;
}

1106 1107 1108 1109
#define __i915_read(x, y) \
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = 0; \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1110 1111 1112
		unsigned long irqflags; \
		spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
		if (dev_priv->forcewake_count == 0) \
1113
			dev_priv->gt.force_wake_get(dev_priv); \
1114
		val = read##y(dev_priv->regs + reg); \
1115
		if (dev_priv->forcewake_count == 0) \
1116
			dev_priv->gt.force_wake_put(dev_priv); \
1117
		spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1118 1119
	} else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
		val = read##y(dev_priv->regs + reg + 0x180000);		\
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	} else { \
		val = read##y(dev_priv->regs + reg); \
	} \
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
	return val; \
}

__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1135
	u32 __fifo_ret = 0; \
1136 1137
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1138
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1139
	} \
1140 1141 1142 1143 1144
	if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
		write##y(val, dev_priv->regs + reg + 0x180000);		\
	} else {							\
		write##y(val, dev_priv->regs + reg);			\
	}								\
1145 1146 1147
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1148 1149 1150 1151 1152 1153
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write