core.c 43.1 KB
Newer Older
1
/*
2
 * Core driver for the Synopsys DesignWare DMA Controller
3 4
 *
 * Copyright (C) 2007-2008 Atmel Corporation
5
 * Copyright (C) 2010-2011 ST Microelectronics
6
 * Copyright (C) 2013 Intel Corporation
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12

13
#include <linux/bitops.h>
14 15 16
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmapool.h>
18
#include <linux/err.h>
19 20 21 22 23 24
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/slab.h>
A
Andy Shevchenko 已提交
25
#include <linux/pm_runtime.h>
26

27
#include "../dmaengine.h"
28
#include "internal.h"
29 30 31 32 33 34 35

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
36 37
 * The driver has been tested with the Atmel AT32AP7000, which does not
 * support descriptor writeback.
38 39
 */

40 41 42
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
43 44
		bool _is_slave = is_slave_direction(_dwc->direction);	\
		u8 _smsize = _is_slave ? _sconfig->src_maxburst :	\
45
			DW_DMA_MSIZE_16;			\
46
		u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :	\
47
			DW_DMA_MSIZE_16;			\
48
								\
49 50
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
51 52
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
53 54
		 | DWC_CTLL_DMS(_dwc->dst_master)		\
		 | DWC_CTLL_SMS(_dwc->src_master));		\
55
	})
56 57 58 59 60 61 62 63 64 65

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

66 67 68 69 70
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}

71 72
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
73
	return to_dw_desc(dwc->active_list.next);
74 75 76 77 78 79 80
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
81
	unsigned long flags;
82

83
	spin_lock_irqsave(&dwc->lock, flags);
84
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
85
		i++;
86 87 88 89 90
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
91
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
92
	}
93
	spin_unlock_irqrestore(&dwc->lock, flags);
94

95
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
96 97 98 99 100 101 102 103 104 105

	return ret;
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
106 107
	unsigned long flags;

108 109 110
	if (desc) {
		struct dw_desc *child;

111
		spin_lock_irqsave(&dwc->lock, flags);
112
		list_for_each_entry(child, &desc->tx_list, desc_node)
113
			dev_vdbg(chan2dev(&dwc->chan),
114 115
					"moving child desc %p to freelist\n",
					child);
116
		list_splice_init(&desc->tx_list, &dwc->free_list);
117
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
118
		list_add(&desc->desc_node, &dwc->free_list);
119
		spin_unlock_irqrestore(&dwc->lock, flags);
120 121 122
	}
}

123 124 125 126 127 128 129 130 131 132
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

133
	if (dws) {
134 135 136 137 138 139
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

140 141
		cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
142
	} else {
143 144
		cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
		cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
145 146 147 148 149 150 151 152 153 154 155 156
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

157 158
/*----------------------------------------------------------------------*/

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

174
static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
175 176 177 178 179 180 181 182 183 184
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

185 186 187 188 189 190 191
static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

192 193
/*----------------------------------------------------------------------*/

194 195 196 197 198 199 200
/* Perform single block transfer */
static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
				       struct dw_desc *desc)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
	u32		ctllo;

201 202 203 204
	/*
	 * Software emulation of LLP mode relies on interrupts to continue
	 * multi block transfer.
	 */
205 206 207 208 209 210 211
	ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;

	channel_writel(dwc, SAR, desc->lli.sar);
	channel_writel(dwc, DAR, desc->lli.dar);
	channel_writel(dwc, CTL_LO, ctllo);
	channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
	channel_set_bit(dw, CH_EN, dwc->mask);
212 213 214

	/* Move pointer to next descriptor */
	dwc->tx_node_active = dwc->tx_node_active->next;
215 216
}

217 218 219 220
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);
221
	unsigned long	was_soft_llp;
222 223 224

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
225
		dev_err(chan2dev(&dwc->chan),
226
			"BUG: Attempted to start non-idle channel\n");
227
		dwc_dump_chan_regs(dwc);
228 229 230 231 232

		/* The tasklet will hopefully advance the queue... */
		return;
	}

233 234 235 236 237
	if (dwc->nollp) {
		was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
						&dwc->flags);
		if (was_soft_llp) {
			dev_err(chan2dev(&dwc->chan),
238
				"BUG: Attempted to start new LLP transfer inside ongoing one\n");
239 240 241 242 243
			return;
		}

		dwc_initialize(dwc);

244
		dwc->residue = first->total_len;
245
		dwc->tx_node_active = &first->tx_list;
246

247
		/* Submit first block */
248 249 250 251 252
		dwc_do_single_block(dwc, first);

		return;
	}

253 254
	dwc_initialize(dwc);

255 256 257 258 259 260 261
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

262 263
static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
{
264 265
	struct dw_desc *desc;

266 267 268 269
	if (list_empty(&dwc->queue))
		return;

	list_move(dwc->queue.next, &dwc->active_list);
270 271 272
	desc = dwc_first_active(dwc);
	dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
	dwc_dostart(dwc, desc);
273 274
}

275 276 277
/*----------------------------------------------------------------------*/

static void
278 279
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
280
{
281 282
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
283
	struct dma_async_tx_descriptor	*txd = &desc->txd;
284
	struct dw_desc			*child;
285
	unsigned long			flags;
286

287
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
288

289
	spin_lock_irqsave(&dwc->lock, flags);
290
	dma_cookie_complete(txd);
291 292 293 294
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
295

296 297 298 299 300
	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

301
	list_splice_init(&desc->tx_list, &dwc->free_list);
302 303
	list_move(&desc->desc_node, &dwc->free_list);

304
	dma_descriptor_unmap(txd);
305 306
	spin_unlock_irqrestore(&dwc->lock, flags);

307
	if (callback)
308 309 310 311 312 313 314
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
315
	unsigned long flags;
316

317
	spin_lock_irqsave(&dwc->lock, flags);
318
	if (dma_readl(dw, CH_EN) & dwc->mask) {
319
		dev_err(chan2dev(&dwc->chan),
320 321 322
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
323
		dwc_chan_disable(dw, dwc);
324 325 326 327 328 329 330
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
331
	dwc_dostart_first_queued(dwc);
332

333 334
	spin_unlock_irqrestore(&dwc->lock, flags);

335
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
336
		dwc_descriptor_complete(dwc, desc, true);
337 338
}

339 340 341 342 343 344 345 346 347
/* Returns how many bytes were already received from source */
static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
{
	u32 ctlhi = channel_readl(dwc, CTL_HI);
	u32 ctllo = channel_readl(dwc, CTL_LO);

	return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
}

348 349 350 351 352 353
static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
354
	unsigned long flags;
355

356
	spin_lock_irqsave(&dwc->lock, flags);
357 358 359 360 361 362
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
363 364

		if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
365 366 367 368 369 370 371 372 373 374
			struct list_head *head, *active = dwc->tx_node_active;

			/*
			 * We are inside first active descriptor.
			 * Otherwise something is really wrong.
			 */
			desc = dwc_first_active(dwc);

			head = &desc->tx_list;
			if (active != head) {
375 376 377 378 379 380
				/* Update desc to reflect last sent one */
				if (active != head->next)
					desc = to_dw_desc(active->prev);

				dwc->residue -= desc->len;

381
				child = to_dw_desc(active);
382 383

				/* Submit next block */
384
				dwc_do_single_block(dwc, child);
385

386
				spin_unlock_irqrestore(&dwc->lock, flags);
387 388
				return;
			}
389

390 391 392
			/* We are done here */
			clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
		}
393 394 395

		dwc->residue = 0;

396 397
		spin_unlock_irqrestore(&dwc->lock, flags);

398 399 400 401
		dwc_complete_all(dw, dwc);
		return;
	}

402
	if (list_empty(&dwc->active_list)) {
403
		dwc->residue = 0;
404
		spin_unlock_irqrestore(&dwc->lock, flags);
405
		return;
406
	}
407

408 409
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
		dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
410
		spin_unlock_irqrestore(&dwc->lock, flags);
411
		return;
412
	}
413

414
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
415 416

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
417
		/* Initial residue value */
418 419
		dwc->residue = desc->total_len;

420
		/* Check first descriptors addr */
421 422
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
423
			return;
424
		}
425

426
		/* Check first descriptors llp */
427
		if (desc->lli.llp == llp) {
428
			/* This one is currently in progress */
429
			dwc->residue -= dwc_get_sent(dwc);
430
			spin_unlock_irqrestore(&dwc->lock, flags);
431
			return;
432
		}
433

434 435
		dwc->residue -= desc->len;
		list_for_each_entry(child, &desc->tx_list, desc_node) {
436
			if (child->lli.llp == llp) {
437
				/* Currently in progress */
438
				dwc->residue -= dwc_get_sent(dwc);
439
				spin_unlock_irqrestore(&dwc->lock, flags);
440
				return;
441
			}
442 443
			dwc->residue -= child->len;
		}
444 445 446 447 448

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
449
		spin_unlock_irqrestore(&dwc->lock, flags);
450
		dwc_descriptor_complete(dwc, desc, true);
451
		spin_lock_irqsave(&dwc->lock, flags);
452 453
	}

454
	dev_err(chan2dev(&dwc->chan),
455 456 457
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
458
	dwc_chan_disable(dw, dwc);
459

460
	dwc_dostart_first_queued(dwc);
461
	spin_unlock_irqrestore(&dwc->lock, flags);
462 463
}

464
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
465
{
466 467
	dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
		 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
468 469 470 471 472 473
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
474
	unsigned long flags;
475 476 477

	dwc_scan_descriptors(dw, dwc);

478 479
	spin_lock_irqsave(&dwc->lock, flags);

480 481 482 483 484 485 486
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
487
	list_move(dwc->queue.next, dwc->active_list.prev);
488 489 490 491 492 493 494

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
495
	 * WARN may seem harsh, but since this only happens
496 497 498 499 500
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
501 502
	dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
				       "  cookie: %d\n", bad_desc->txd.cookie);
503
	dwc_dump_lli(dwc, &bad_desc->lli);
504
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
505 506
		dwc_dump_lli(dwc, &child->lli);

507 508
	spin_unlock_irqrestore(&dwc->lock, flags);

509
	/* Pretend the descriptor completed successfully */
510
	dwc_descriptor_complete(dwc, bad_desc, true);
511 512
}

513 514
/* --------------------- Cyclic DMA API extensions -------------------- */

515
dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
516 517 518 519 520 521
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

522
dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
523 524 525 526 527 528
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

529
/* Called with dwc->lock held and all DMAC interrupts disabled */
530
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
531
		u32 status_err, u32 status_xfer)
532
{
533 534
	unsigned long flags;

535
	if (dwc->mask) {
536 537 538 539 540 541 542 543
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
544 545

		if (callback)
546 547 548 549 550 551 552 553 554 555 556
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

557 558 559
		dev_err(chan2dev(&dwc->chan),
			"cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
			status_xfer ? "xfer" : "error");
560 561 562

		spin_lock_irqsave(&dwc->lock, flags);

563
		dwc_dump_chan_regs(dwc);
564

565
		dwc_chan_disable(dw, dwc);
566

567
		/* Make sure DMA does not restart by loading a new list */
568 569 570 571 572 573 574 575 576
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
577 578

		spin_unlock_irqrestore(&dwc->lock, flags);
579 580 581 582 583
	}
}

/* ------------------------------------------------------------------------- */

584 585 586 587 588 589 590 591
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

592
	status_xfer = dma_readl(dw, RAW.XFER);
593 594
	status_err = dma_readl(dw, RAW.ERROR);

595
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
596 597 598

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
599
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
600
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
601
		else if (status_err & (1 << i))
602
			dwc_handle_error(dw, dwc);
603
		else if (status_xfer & (1 << i))
604 605 606 607
			dwc_scan_descriptors(dw, dwc);
	}

	/*
608
	 * Re-enable interrupts.
609 610 611 612 613 614 615 616
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
617
	u32 status = dma_readl(dw, STATUS_INT);
618

619 620 621 622 623
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);

	/* Check if we have any interrupt from the DMAC */
	if (!status)
		return IRQ_NONE;
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
657
	unsigned long		flags;
658

659
	spin_lock_irqsave(&dwc->lock, flags);
660
	cookie = dma_cookie_assign(tx);
661 662 663 664 665 666 667

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */

668 669
	dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
	list_add_tail(&desc->desc_node, &dwc->queue);
670

671
	spin_unlock_irqrestore(&dwc->lock, flags);
672 673 674 675 676 677 678 679 680

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
681
	struct dw_dma		*dw = to_dw_dma(chan->device);
682 683 684 685 686 687 688
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
689
	unsigned int		data_width;
690 691
	u32			ctllo;

692
	dev_vdbg(chan2dev(chan),
693 694
			"%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
			&dest, &src, len, flags);
695 696

	if (unlikely(!len)) {
697
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
698 699 700
		return NULL;
	}

701 702
	dwc->direction = DMA_MEM_TO_MEM;

703 704
	data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
			   dw->data_width[dwc->dst_master]);
705

706 707
	src_width = dst_width = min_t(unsigned int, data_width,
				      dwc_fast_fls(src | dest | len));
708

709
	ctllo = DWC_DEFAULT_CTLLO(chan)
710 711 712 713 714 715 716 717 718
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
719
					   dwc->block_size);
720 721 722 723 724 725 726 727 728

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;
729
		desc->len = xfer_count << src_width;
730 731 732 733 734 735

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
			list_add_tail(&desc->desc_node,
736
					&first->tx_list);
737 738 739 740 741 742 743 744 745 746
		}
		prev = desc;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
	first->txd.flags = flags;
747
	first->total_len = len;
748 749 750 751 752 753 754 755 756 757

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
758
		unsigned int sg_len, enum dma_transfer_direction direction,
759
		unsigned long flags, void *context)
760 761
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
762
	struct dw_dma		*dw = to_dw_dma(chan->device);
763
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
764 765 766 767 768 769
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
770
	unsigned int		data_width;
771 772 773 774
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

775
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
776

777
	if (unlikely(!is_slave_direction(direction) || !sg_len))
778 779
		return NULL;

780 781
	dwc->direction = direction;

782 783 784
	prev = first = NULL;

	switch (direction) {
785
	case DMA_MEM_TO_DEV:
786 787 788
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
789 790
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
791 792 793 794 795
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

796
		data_width = dw->data_width[dwc->src_master];
797

798 799
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
800
			u32		len, dlen, mem;
801

802
			mem = sg_dma_address(sg);
803
			len = sg_dma_len(sg);
804

805 806
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
807

808
slave_sg_todev_fill_desc:
809 810
			desc = dwc_desc_get(dwc);
			if (!desc) {
811
				dev_err(chan2dev(chan),
812 813 814 815 816 817 818
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
819 820
			if ((len >> mem_width) > dwc->block_size) {
				dlen = dwc->block_size << mem_width;
821 822 823 824 825 826 827 828
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
829
			desc->len = dlen;
830 831 832 833 834 835

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
836
						&first->tx_list);
837 838
			}
			prev = desc;
839 840 841 842
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
843 844
		}
		break;
845
	case DMA_DEV_TO_MEM:
846 847 848
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
849 850
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
851 852 853 854
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
855

856
		data_width = dw->data_width[dwc->dst_master];
857

858 859
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
860
			u32		len, dlen, mem;
861

862
			mem = sg_dma_address(sg);
863
			len = sg_dma_len(sg);
864

865 866
			mem_width = min_t(unsigned int,
					  data_width, dwc_fast_fls(mem | len));
867

868 869 870 871 872 873 874 875
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

876 877 878
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
879 880
			if ((len >> reg_width) > dwc->block_size) {
				dlen = dwc->block_size << reg_width;
881 882 883 884 885 886 887
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
888
			desc->len = dlen;
889 890 891 892 893 894

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
				list_add_tail(&desc->desc_node,
895
						&first->tx_list);
896 897
			}
			prev = desc;
898 899 900 901
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
902 903 904 905 906 907 908 909 910 911 912
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
913
	first->total_len = total_len;
914 915 916 917 918 919 920 921

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
bool dw_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	struct dw_dma_slave *dws = param;

	if (!dws || dws->dma_dev != chan->device->dev)
		return false;

	/* We have to copy data since dws can be temporary storage */

	dwc->src_id = dws->src_id;
	dwc->dst_id = dws->dst_id;

	dwc->src_master = dws->src_master;
	dwc->dst_master = dws->dst_master;

	return true;
}
EXPORT_SYMBOL_GPL(dw_dma_filter);

942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

963 964
	/* Check if chan will be configured for slave transfers */
	if (!is_slave_direction(sconfig->direction))
965 966 967
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
968
	dwc->direction = sconfig->direction;
969 970 971 972 973 974 975

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

976 977 978
static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);
979
	unsigned int count = 20;	/* timeout iterations */
980 981

	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
982 983
	while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
		udelay(2);
984 985 986 987 988 989 990 991 992 993 994 995 996

	dwc->paused = true;
}

static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
{
	u32 cfglo = channel_readl(dwc, CFG_LO);

	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);

	dwc->paused = false;
}

997 998
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
999 1000 1001 1002
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1003
	unsigned long		flags;
1004 1005
	LIST_HEAD(list);

1006 1007
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
1008

1009
		dwc_chan_pause(dwc);
1010

1011 1012 1013 1014
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
1015

1016
		spin_lock_irqsave(&dwc->lock, flags);
1017

1018
		dwc_chan_resume(dwc);
1019

1020 1021 1022
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
1023

1024 1025
		clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);

1026
		dwc_chan_disable(dw, dwc);
1027

1028
		dwc_chan_resume(dwc);
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
1039 1040 1041
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
1042
		return -ENXIO;
1043
	}
1044 1045

	return 0;
1046 1047
}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
{
	unsigned long flags;
	u32 residue;

	spin_lock_irqsave(&dwc->lock, flags);

	residue = dwc->residue;
	if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
		residue -= dwc_get_sent(dwc);

	spin_unlock_irqrestore(&dwc->lock, flags);
	return residue;
}

1063
static enum dma_status
1064 1065 1066
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
1067 1068
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1069
	enum dma_status		ret;
1070

1071
	ret = dma_cookie_status(chan, cookie, txstate);
1072
	if (ret == DMA_COMPLETE)
1073
		return ret;
1074

1075
	dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1076

1077
	ret = dma_cookie_status(chan, cookie, txstate);
1078
	if (ret != DMA_COMPLETE)
1079
		dma_set_residue(txstate, dwc_get_residue(dwc));
1080

1081
	if (dwc->paused && ret == DMA_IN_PROGRESS)
1082
		return DMA_PAUSED;
1083 1084 1085 1086 1087 1088 1089

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
1090
	unsigned long		flags;
1091

1092 1093 1094 1095
	spin_lock_irqsave(&dwc->lock, flags);
	if (list_empty(&dwc->active_list))
		dwc_dostart_first_queued(dwc);
	spin_unlock_irqrestore(&dwc->lock, flags);
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
	int i;

	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
}

static void dw_dma_on(struct dw_dma *dw)
{
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
}

1123
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1124 1125 1126 1127 1128
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1129
	unsigned long		flags;
1130

1131
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1132 1133 1134

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1135
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1136 1137 1138
		return -EIO;
	}

1139
	dma_cookie_init(chan);
1140 1141 1142 1143 1144 1145 1146

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1147 1148 1149 1150 1151
	/* Enable controller here if needed */
	if (!dw->in_use)
		dw_dma_on(dw);
	dw->in_use |= dwc->mask;

1152
	spin_lock_irqsave(&dwc->lock, flags);
1153 1154
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1155 1156
		dma_addr_t phys;

1157
		spin_unlock_irqrestore(&dwc->lock, flags);
1158

1159
		desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1160 1161
		if (!desc)
			goto err_desc_alloc;
1162

1163
		memset(desc, 0, sizeof(struct dw_desc));
1164

1165
		INIT_LIST_HEAD(&desc->tx_list);
1166 1167 1168
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1169
		desc->txd.phys = phys;
1170

1171 1172
		dwc_desc_put(dwc, desc);

1173
		spin_lock_irqsave(&dwc->lock, flags);
1174 1175 1176
		i = ++dwc->descs_allocated;
	}

1177
	spin_unlock_irqrestore(&dwc->lock, flags);
1178

1179
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1180

1181 1182 1183 1184 1185
	return i;

err_desc_alloc:
	dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);

1186 1187 1188 1189 1190 1191 1192 1193
	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1194
	unsigned long		flags;
1195 1196
	LIST_HEAD(list);

1197
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1198 1199 1200 1201 1202 1203 1204
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1205
	spin_lock_irqsave(&dwc->lock, flags);
1206 1207
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1208
	dwc->initialized = false;
1209 1210 1211 1212 1213

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1214
	spin_unlock_irqrestore(&dwc->lock, flags);
1215

1216 1217 1218 1219 1220
	/* Disable controller in case it was a last user */
	dw->in_use &= ~dwc->mask;
	if (!dw->in_use)
		dw_dma_off(dw);

1221
	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1222
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1223
		dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1224 1225
	}

1226
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1227 1228
}

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1242
	unsigned long		flags;
1243 1244 1245 1246 1247 1248

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1249
	spin_lock_irqsave(&dwc->lock, flags);
1250

1251
	/* Assert channel is idle */
1252 1253 1254
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1255
		dwc_dump_chan_regs(dwc);
1256
		spin_unlock_irqrestore(&dwc->lock, flags);
1257 1258 1259 1260 1261 1262
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1263
	/* Setup DMAC channel registers */
1264 1265 1266 1267 1268 1269
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1270
	spin_unlock_irqrestore(&dwc->lock, flags);
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1286
	unsigned long		flags;
1287

1288
	spin_lock_irqsave(&dwc->lock, flags);
1289

1290
	dwc_chan_disable(dw, dwc);
1291

1292
	spin_unlock_irqrestore(&dwc->lock, flags);
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1309
		enum dma_transfer_direction direction)
1310 1311
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1312
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1313 1314 1315 1316 1317 1318 1319 1320
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1321
	unsigned long			flags;
1322

1323
	spin_lock_irqsave(&dwc->lock, flags);
1324 1325 1326 1327 1328 1329 1330
	if (dwc->nollp) {
		spin_unlock_irqrestore(&dwc->lock, flags);
		dev_dbg(chan2dev(&dwc->chan),
				"channel doesn't support LLP transfers\n");
		return ERR_PTR(-EINVAL);
	}

1331
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1332
		spin_unlock_irqrestore(&dwc->lock, flags);
1333 1334 1335 1336 1337 1338
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1339
	spin_unlock_irqrestore(&dwc->lock, flags);
1340 1341 1342 1343 1344 1345 1346
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1347

1348 1349 1350
	if (unlikely(!is_slave_direction(direction)))
		goto out_err;

1351 1352
	dwc->direction = direction;

1353 1354 1355 1356 1357
	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1358 1359 1360
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
1361
	if (period_len > (dwc->block_size << reg_width))
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1387
		case DMA_MEM_TO_DEV:
1388
			desc->lli.dar = sconfig->dst_addr;
1389
			desc->lli.sar = buf_addr + (period_len * i);
1390
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1391 1392 1393 1394 1395
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1396 1397 1398 1399 1400

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1401
			break;
1402
		case DMA_DEV_TO_MEM:
1403
			desc->lli.dar = buf_addr + (period_len * i);
1404 1405
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1406 1407 1408 1409 1410
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1411 1412 1413 1414 1415

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1416 1417 1418 1419 1420 1421 1422 1423
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

1424
		if (last)
1425 1426 1427 1428 1429
			last->lli.llp = desc->txd.phys;

		last = desc;
	}

1430
	/* Let's make a cyclic list */
1431 1432
	last->lli.llp = cdesc->desc[0]->txd.phys;

1433 1434 1435
	dev_dbg(chan2dev(&dwc->chan),
			"cyclic prepared buf %pad len %zu period %zu periods %d\n",
			&buf_addr, buf_len, period_len, periods);
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1463
	unsigned long		flags;
1464

1465
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1466 1467 1468 1469

	if (!cdesc)
		return;

1470
	spin_lock_irqsave(&dwc->lock, flags);
1471

1472
	dwc_chan_disable(dw, dwc);
1473 1474 1475 1476

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1477
	spin_unlock_irqrestore(&dwc->lock, flags);
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1489 1490
/*----------------------------------------------------------------------*/

1491
int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1492
{
1493
	struct dw_dma		*dw;
1494 1495 1496
	bool			autocfg;
	unsigned int		dw_params;
	unsigned int		nr_channels;
1497
	unsigned int		max_blk_size = 0;
1498 1499 1500
	int			err;
	int			i;

1501 1502 1503 1504 1505 1506 1507
	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	dw->regs = chip->regs;
	chip->dw = dw;

A
Andy Shevchenko 已提交
1508 1509
	pm_runtime_get_sync(chip->dev);

1510
	dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1511 1512
	autocfg = dw_params >> DW_PARAMS_EN & 0x1;

1513
	dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1514 1515

	if (!pdata && autocfg) {
1516
		pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1517 1518 1519 1520
		if (!pdata) {
			err = -ENOMEM;
			goto err_pdata;
		}
1521 1522 1523 1524 1525

		/* Fill platform data with the default values */
		pdata->is_private = true;
		pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
		pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1526 1527 1528 1529
	} else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
		err = -EINVAL;
		goto err_pdata;
	}
1530

1531 1532 1533 1534 1535
	if (autocfg)
		nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
	else
		nr_channels = pdata->nr_channels;

1536 1537
	dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
				GFP_KERNEL);
1538 1539 1540 1541
	if (!dw->chan) {
		err = -ENOMEM;
		goto err_pdata;
	}
1542

1543
	/* Get hardware configuration parameters */
1544
	if (autocfg) {
1545 1546
		max_blk_size = dma_readl(dw, MAX_BLK_SIZE);

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
		dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
		for (i = 0; i < dw->nr_masters; i++) {
			dw->data_width[i] =
				(dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
		}
	} else {
		dw->nr_masters = pdata->nr_masters;
		memcpy(dw->data_width, pdata->data_width, 4);
	}

1557
	/* Calculate all channel mask before DMA setup */
1558
	dw->all_chan_mask = (1 << nr_channels) - 1;
1559

1560
	/* Force dma off, just in case */
1561 1562
	dw_dma_off(dw);

1563
	/* Disable BLOCK interrupts as well */
1564 1565
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1566
	/* Create a pool of consistent memory blocks for hardware descriptors */
1567
	dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1568 1569
					 sizeof(struct dw_desc), 4, 0);
	if (!dw->desc_pool) {
1570
		dev_err(chip->dev, "No memory for descriptors dma pool\n");
1571 1572
		err = -ENOMEM;
		goto err_pdata;
1573 1574
	}

1575 1576
	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

1577 1578 1579
	err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
			  "dw_dmac", dw);
	if (err)
1580
		goto err_pdata;
1581

1582
	INIT_LIST_HEAD(&dw->dma.channels);
1583
	for (i = 0; i < nr_channels; i++) {
1584
		struct dw_dma_chan	*dwc = &dw->chan[i];
1585
		int			r = nr_channels - i - 1;
1586 1587

		dwc->chan.device = &dw->dma;
1588
		dma_cookie_init(&dwc->chan);
1589 1590 1591 1592 1593
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1594

1595 1596
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1597
			dwc->priority = r;
1598 1599 1600
		else
			dwc->priority = i;

1601 1602 1603 1604 1605 1606 1607 1608 1609
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
1610

1611
		dwc->direction = DMA_TRANS_NONE;
1612

1613
		/* Hardware configuration */
1614 1615
		if (autocfg) {
			unsigned int dwc_params;
1616
			void __iomem *addr = chip->regs + r * sizeof(u32);
1617

1618
			dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1619

1620 1621
			dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
					   dwc_params);
1622

1623 1624
			/*
			 * Decode maximum block size for given channel. The
1625
			 * stored 4 bit value represents blocks from 0x00 for 3
1626 1627
			 * up to 0x0a for 4095.
			 */
1628 1629
			dwc->block_size =
				(4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1630 1631 1632
			dwc->nollp =
				(dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
		} else {
1633
			dwc->block_size = pdata->block_size;
1634 1635 1636 1637 1638 1639 1640

			/* Check if channel supports multi block transfer */
			channel_writel(dwc, LLP, 0xfffffffc);
			dwc->nollp =
				(channel_readl(dwc, LLP) & 0xfffffffc) == 0;
			channel_writel(dwc, LLP, 0);
		}
1641 1642
	}

1643
	/* Clear all interrupts on all channels. */
1644
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1645
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1646 1647 1648 1649 1650 1651
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1652 1653
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1654
	dw->dma.dev = chip->dev;
1655 1656 1657 1658 1659 1660
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1661
	dw->dma.device_control = dwc_control;
1662

1663
	dw->dma.device_tx_status = dwc_tx_status;
1664 1665
	dw->dma.device_issue_pending = dwc_issue_pending;

1666 1667 1668 1669
	err = dma_async_device_register(&dw->dma);
	if (err)
		goto err_dma_register;

1670
	dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1671
		 nr_channels);
1672

A
Andy Shevchenko 已提交
1673 1674
	pm_runtime_put_sync_suspend(chip->dev);

1675
	return 0;
1676

1677 1678
err_dma_register:
	free_irq(chip->irq, dw);
1679
err_pdata:
A
Andy Shevchenko 已提交
1680
	pm_runtime_put_sync_suspend(chip->dev);
1681
	return err;
1682
}
1683
EXPORT_SYMBOL_GPL(dw_dma_probe);
1684

1685
int dw_dma_remove(struct dw_dma_chip *chip)
1686
{
1687
	struct dw_dma		*dw = chip->dw;
1688 1689
	struct dw_dma_chan	*dwc, *_dwc;

A
Andy Shevchenko 已提交
1690 1691
	pm_runtime_get_sync(chip->dev);

1692 1693 1694
	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

1695
	free_irq(chip->irq, dw);
1696 1697 1698 1699 1700 1701 1702 1703
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

A
Andy Shevchenko 已提交
1704
	pm_runtime_put_sync_suspend(chip->dev);
1705 1706
	return 0;
}
1707
EXPORT_SYMBOL_GPL(dw_dma_remove);
1708

1709
int dw_dma_disable(struct dw_dma_chip *chip)
1710
{
1711
	struct dw_dma *dw = chip->dw;
1712

1713
	dw_dma_off(dw);
1714 1715
	return 0;
}
1716
EXPORT_SYMBOL_GPL(dw_dma_disable);
1717

1718
int dw_dma_enable(struct dw_dma_chip *chip)
1719
{
1720
	struct dw_dma *dw = chip->dw;
1721

1722
	dw_dma_on(dw);
1723 1724
	return 0;
}
1725
EXPORT_SYMBOL_GPL(dw_dma_enable);
1726 1727

MODULE_LICENSE("GPL v2");
1728
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
J
Jean Delvare 已提交
1729
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
V
Viresh Kumar 已提交
1730
MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");