nv50_evo.c 9.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2010 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

#include "drmP.h"

#include "nouveau_drv.h"
#include "nouveau_dma.h"
#include "nouveau_ramht.h"
30
#include "nv50_display.h"
31 32

static void
33
nv50_evo_channel_del(struct nouveau_channel **pevo)
34
{
35
	struct nouveau_channel *evo = *pevo;
36

37
	if (!evo)
38
		return;
39
	*pevo = NULL;
40

41 42 43
	nouveau_gpuobj_channel_takedown(evo);
	nouveau_bo_unmap(evo->pushbuf_bo);
	nouveau_bo_ref(NULL, &evo->pushbuf_bo);
44

45 46 47 48
	if (evo->user)
		iounmap(evo->user);

	kfree(evo);
49 50
}

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
void
nv50_evo_dmaobj_init(struct nouveau_gpuobj *obj, u32 memtype, u64 base, u64 size)
{
	struct drm_nouveau_private *dev_priv = obj->dev->dev_private;
	u32 flags5;

	if (dev_priv->chipset < 0xc0) {
		/* not supported on 0x50, specified in format mthd */
		if (dev_priv->chipset == 0x50)
			memtype = 0;
		flags5 = 0x00010000;
	} else {
		if (memtype & 0x80000000)
			flags5 = 0x00000000; /* large pages */
		else
			flags5 = 0x00020000;
	}

	nv50_gpuobj_dma_init(obj, 0, 0x3d, base, size, NV_MEM_TARGET_VRAM,
			     NV_MEM_ACCESS_RW, (memtype >> 8) & 0xff, 0);
	nv_wo32(obj, 0x14, flags5);
	dev_priv->engine.instmem.flush(obj->dev);
}

75
int
76 77
nv50_evo_dmaobj_new(struct nouveau_channel *evo, u32 handle, u32 memtype,
		    u64 base, u64 size, struct nouveau_gpuobj **pobj)
78
{
79
	struct nv50_display *disp = nv50_display(evo->dev);
80 81 82
	struct nouveau_gpuobj *obj = NULL;
	int ret;

83
	ret = nouveau_gpuobj_new(evo->dev, disp->master, 6*4, 32, 0, &obj);
84 85 86 87
	if (ret)
		return ret;
	obj->engine = NVOBJ_ENGINE_DISPLAY;

88
	nv50_evo_dmaobj_init(obj, memtype, base, size);
89

90 91 92
	ret = nouveau_ramht_insert(evo, handle, obj);
	if (ret)
		goto out;
93

94 95 96 97 98
	if (pobj)
		nouveau_gpuobj_ref(obj, pobj);
out:
	nouveau_gpuobj_ref(NULL, &obj);
	return ret;
99 100 101
}

static int
102 103
nv50_evo_channel_new(struct drm_device *dev, int chid,
		     struct nouveau_channel **pevo)
104
{
105
	struct nv50_display *disp = nv50_display(dev);
106
	struct nouveau_channel *evo;
107 108
	int ret;

109 110
	evo = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
	if (!evo)
111
		return -ENOMEM;
112
	*pevo = evo;
113

114
	evo->id = chid;
115 116 117
	evo->dev = dev;
	evo->user_get = 4;
	evo->user_put = 0;
118 119

	ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
120
			     false, true, &evo->pushbuf_bo);
121
	if (ret == 0)
122
		ret = nouveau_bo_pin(evo->pushbuf_bo, TTM_PL_FLAG_VRAM);
123 124
	if (ret) {
		NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
125
		nv50_evo_channel_del(pevo);
126 127 128
		return ret;
	}

129
	ret = nouveau_bo_map(evo->pushbuf_bo);
130 131
	if (ret) {
		NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
132
		nv50_evo_channel_del(pevo);
133 134 135
		return ret;
	}

136 137 138
	evo->user = ioremap(pci_resource_start(dev->pdev, 0) +
			    NV50_PDISPLAY_USER(evo->id), PAGE_SIZE);
	if (!evo->user) {
139
		NV_ERROR(dev, "Error mapping EVO control regs.\n");
140
		nv50_evo_channel_del(pevo);
141 142 143
		return -ENOMEM;
	}

144
	/* bind primary evo channel's ramht to the channel */
145 146
	if (disp->master && evo != disp->master)
		nouveau_ramht_ref(disp->master->ramht, &evo->ramht, NULL);
147

148 149 150 151 152 153 154
	return 0;
}

static int
nv50_evo_channel_init(struct nouveau_channel *evo)
{
	struct drm_device *dev = evo->dev;
155
	int id = evo->id, ret, i;
156
	u64 pushbuf = evo->pushbuf_bo->bo.mem.start << PAGE_SHIFT;
157 158
	u32 tmp;

159 160 161
	tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
	if ((tmp & 0x009f0000) == 0x00020000)
		nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00800000);
162

163 164 165
	tmp = nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id));
	if ((tmp & 0x003f0000) == 0x00030000)
		nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), tmp | 0x00600000);
166 167

	/* initialise fifo */
168 169 170
	nv_wr32(dev, NV50_PDISPLAY_EVO_DMA_CB(id), pushbuf >> 8 |
		     NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM |
		     NV50_PDISPLAY_EVO_DMA_CB_VALID);
171 172
	nv_wr32(dev, NV50_PDISPLAY_EVO_UNK2(id), 0x00010000);
	nv_wr32(dev, NV50_PDISPLAY_EVO_HASH_TAG(id), id);
173 174 175 176 177 178
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), NV50_PDISPLAY_EVO_CTRL_DMA,
		     NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);

	nv_wr32(dev, NV50_PDISPLAY_USER_PUT(id), 0x00000000);
	nv_wr32(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x01000003 |
		     NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED);
179
	if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x80000000, 0x00000000)) {
180
		NV_ERROR(dev, "EvoCh %d init timeout: 0x%08x\n", id,
181
			 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
182 183 184 185
		return -EBUSY;
	}

	/* enable error reporting on the channel */
186
	nv_mask(dev, 0x610028, 0x00000000, 0x00010001 << id);
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206

	evo->dma.max = (4096/4) - 2;
	evo->dma.put = 0;
	evo->dma.cur = evo->dma.put;
	evo->dma.free = evo->dma.max - evo->dma.cur;

	ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
	if (ret)
		return ret;

	for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
		OUT_RING(evo, 0);

	return 0;
}

static void
nv50_evo_channel_fini(struct nouveau_channel *evo)
{
	struct drm_device *dev = evo->dev;
207 208 209 210 211 212 213 214 215
	int id = evo->id;

	nv_mask(dev, 0x610028, 0x00010001 << id, 0x00000000);
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00001010, 0x00001000);
	nv_wr32(dev, NV50_PDISPLAY_INTR_0, (1 << id));
	nv_mask(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x00000003, 0x00000000);
	if (!nv_wait(dev, NV50_PDISPLAY_EVO_CTRL(id), 0x001e0000, 0x00000000)) {
		NV_ERROR(dev, "EvoCh %d takedown timeout: 0x%08x\n", id,
			 nv_rd32(dev, NV50_PDISPLAY_EVO_CTRL(id)));
216 217 218
	}
}

219 220 221 222 223
static void
nv50_evo_destroy(struct drm_device *dev)
{
	struct nv50_display *disp = nv50_display(dev);

224
	nouveau_gpuobj_ref(NULL, &disp->ntfy);
225 226 227
	nv50_evo_channel_del(&disp->master);
}

228 229 230 231
static int
nv50_evo_create(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
232
	struct nv50_display *disp = nv50_display(dev);
233 234 235 236 237 238 239
	struct nouveau_gpuobj *ramht = NULL;
	struct nouveau_channel *evo;
	int ret;

	/* create primary evo channel, the one we use for modesetting
	 * purporses
	 */
240
	ret = nv50_evo_channel_new(dev, 0, &disp->master);
241 242
	if (ret)
		return ret;
243
	evo = disp->master;
244 245 246 247 248

	/* setup object management on it, any other evo channel will
	 * use this also as there's no per-channel support on the
	 * hardware
	 */
B
Ben Skeggs 已提交
249
	ret = nouveau_gpuobj_new(dev, NULL, 32768, 65536,
250 251 252
				 NVOBJ_FLAG_ZERO_ALLOC, &evo->ramin);
	if (ret) {
		NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
253
		goto err;
254 255 256 257 258
	}

	ret = drm_mm_init(&evo->ramin_heap, 0, 32768);
	if (ret) {
		NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
259
		goto err;
260 261 262 263 264
	}

	ret = nouveau_gpuobj_new(dev, evo, 4096, 16, 0, &ramht);
	if (ret) {
		NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
265
		goto err;
266 267 268 269
	}

	ret = nouveau_ramht_new(dev, ramht, &evo->ramht);
	nouveau_gpuobj_ref(NULL, &ramht);
270 271
	if (ret)
		goto err;
272

273 274 275 276 277 278 279 280 281 282 283 284 285
	/* not sure exactly what this is..
	 *
	 * the first dword of the structure is used by nvidia to wait on
	 * full completion of an EVO "update" command.
	 *
	 * method 0x8c on the master evo channel will fill a lot more of
	 * this structure with some undefined info
	 */
	ret = nouveau_gpuobj_new(dev, disp->master, 0x1000, 0,
				 NVOBJ_FLAG_ZERO_ALLOC, &disp->ntfy);
	if (ret)
		goto err;

286 287
	ret = nv50_evo_dmaobj_new(disp->master, NvEvoSync, 0x0000,
				  disp->ntfy->vinst, disp->ntfy->size, NULL);
288 289 290
	if (ret)
		goto err;

291
	/* create some default objects for the scanout memtypes we support */
292 293 294 295
	ret = nv50_evo_dmaobj_new(disp->master, NvEvoVRAM, 0x0000,
				  0, dev_priv->vram_size, NULL);
	if (ret)
		goto err;
296

297 298 299 300
	ret = nv50_evo_dmaobj_new(disp->master, NvEvoVRAM_LP, 0x80000000,
				  0, dev_priv->vram_size, NULL);
	if (ret)
		goto err;
301

302 303 304 305 306
	ret = nv50_evo_dmaobj_new(disp->master, NvEvoFB32, 0x80000000 |
				  (dev_priv->chipset < 0xc0 ? 0x7a00 : 0xfe00),
				  0, dev_priv->vram_size, NULL);
	if (ret)
		goto err;
307

308 309 310 311 312
	ret = nv50_evo_dmaobj_new(disp->master, NvEvoFB16, 0x80000000 |
				  (dev_priv->chipset < 0xc0 ? 0x7000 : 0xfe00),
				  0, dev_priv->vram_size, NULL);
	if (ret)
		goto err;
313 314

	return 0;
315 316 317 318

err:
	nv50_evo_destroy(dev);
	return ret;
319 320 321 322 323
}

int
nv50_evo_init(struct drm_device *dev)
{
324
	struct nv50_display *disp = nv50_display(dev);
325 326
	int ret;

327
	if (!disp->master) {
328
		ret = nv50_evo_create(dev);
329 330 331 332
		if (ret)
			return ret;
	}

333
	return nv50_evo_channel_init(disp->master);
334 335 336 337 338
}

void
nv50_evo_fini(struct drm_device *dev)
{
339
	struct nv50_display *disp = nv50_display(dev);
340

341
	if (disp->master)
342
		nv50_evo_channel_fini(disp->master);
343
	nv50_evo_destroy(dev);
344
}