mpc8379_mds.dts 10.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * MPC8379E MDS Device Tree Source
 *
 * Copyright 2007 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

/dts-v1/;

/ {
	model = "fsl,mpc8379emds";
	compatible = "fsl,mpc8379emds","fsl,mpc837xmds";
	#address-cells = <1>;
	#size-cells = <1>;

	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8379@0 {
			device_type = "cpu";
34 35 36 37 38
			reg = <0x0>;
			d-cache-line-size = <32>;
			i-cache-line-size = <32>;
			d-cache-size = <32768>;
			i-cache-size = <32768>;
39 40 41 42 43 44 45 46 47 48 49
			timebase-frequency = <0>;
			bus-frequency = <0>;
			clock-frequency = <0>;
		};
	};

	memory {
		device_type = "memory";
		reg = <0x00000000 0x20000000>;	// 512MB at 0
	};

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	localbus@e0005000 {
		#address-cells = <2>;
		#size-cells = <1>;
		compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
		reg = <0xe0005000 0x1000>;
		interrupts = <77 0x8>;
		interrupt-parent = <&ipic>;

		// booting from NOR flash
		ranges = <0 0x0 0xfe000000 0x02000000
		          1 0x0 0xf8000000 0x00008000
		          3 0x0 0xe0600000 0x00008000>;

		flash@0,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "cfi-flash";
			reg = <0 0x0 0x2000000>;
			bank-width = <2>;
			device-width = <1>;

			u-boot@0 {
				reg = <0x0 0x100000>;
				read-only;
			};

			fs@100000 {
				reg = <0x100000 0x800000>;
			};

			kernel@1d00000 {
				reg = <0x1d00000 0x200000>;
			};

			dtb@1f00000 {
				reg = <0x1f00000 0x100000>;
			};
		};

		bcsr@1,0 {
			reg = <1 0x0 0x8000>;
			compatible = "fsl,mpc837xmds-bcsr";
		};

		nand@3,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8379-fcm-nand",
			             "fsl,elbc-fcm-nand";
			reg = <3 0x0 0x8000>;

			u-boot@0 {
				reg = <0x0 0x100000>;
				read-only;
			};

			kernel@100000 {
				reg = <0x100000 0x300000>;
			};

			fs@400000 {
				reg = <0x400000 0x1c00000>;
			};
		};
	};

116 117 118 119
	soc@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
120
		compatible = "simple-bus";
121 122 123 124 125 126 127 128 129
		ranges = <0x0 0xe0000000 0x00100000>;
		reg = <0xe0000000 0x00000200>;
		bus-frequency = <0>;

		wdt@200 {
			compatible = "mpc83xx_wdt";
			reg = <0x200 0x100>;
		};

130
		sleep-nexus {
131
			#address-cells = <1>;
132 133 134 135
			#size-cells = <1>;
			compatible = "simple-bus";
			sleep = <&pmc 0x0c000000>;
			ranges;
136

137 138 139 140 141 142 143
			i2c@3000 {
				#address-cells = <1>;
				#size-cells = <0>;
				cell-index = <0>;
				compatible = "fsl-i2c";
				reg = <0x3000 0x100>;
				interrupts = <14 0x8>;
144
				interrupt-parent = <&ipic>;
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
				dfsrr;

				rtc@68 {
					compatible = "dallas,ds1374";
					reg = <0x68>;
					interrupts = <19 0x8>;
					interrupt-parent = <&ipic>;
				};
			};

			sdhci@2e000 {
				compatible = "fsl,mpc8379-esdhc";
				reg = <0x2e000 0x1000>;
				interrupts = <42 0x8>;
				interrupt-parent = <&ipic>;
				/* Filled in by U-Boot */
				clock-frequency = <0>;
162
			};
163 164 165 166 167 168 169 170
		};

		i2c@3100 {
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <1>;
			compatible = "fsl-i2c";
			reg = <0x3100 0x100>;
171 172
			interrupts = <15 0x8>;
			interrupt-parent = <&ipic>;
173 174 175 176
			dfsrr;
		};

		spi@7000 {
177 178
			cell-index = <0>;
			compatible = "fsl,spi";
179
			reg = <0x7000 0x1000>;
180 181
			interrupts = <16 0x8>;
			interrupt-parent = <&ipic>;
182 183 184
			mode = "cpu";
		};

185 186 187 188 189 190 191 192 193 194 195 196
		dma@82a8 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
			reg = <0x82a8 4>;
			ranges = <0 0x8100 0x1a8>;
			interrupt-parent = <&ipic>;
			interrupts = <71 8>;
			cell-index = <0>;
			dma-channel@0 {
				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
				reg = <0 0x80>;
197
				cell-index = <0>;
198 199 200 201 202 203
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
			};
			dma-channel@80 {
				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
				reg = <0x80 0x80>;
204
				cell-index = <1>;
205 206 207 208 209 210
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
			};
			dma-channel@100 {
				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
				reg = <0x100 0x80>;
211
				cell-index = <2>;
212 213 214 215 216 217
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
			};
			dma-channel@180 {
				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
				reg = <0x180 0x28>;
218
				cell-index = <3>;
219 220 221 222 223
				interrupt-parent = <&ipic>;
				interrupts = <71 8>;
			};
		};

224 225 226 227 228
		usb@23000 {
			compatible = "fsl-usb2-dr";
			reg = <0x23000 0x1000>;
			#address-cells = <1>;
			#size-cells = <0>;
229 230
			interrupt-parent = <&ipic>;
			interrupts = <38 0x8>;
231 232
			dr_mode = "host";
			phy_type = "ulpi";
233
			sleep = <&pmc 0x00c00000>;
234 235 236
		};

		enet0: ethernet@24000 {
237 238
			#address-cells = <1>;
			#size-cells = <1>;
239 240 241 242 243
			cell-index = <0>;
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <0x24000 0x1000>;
244
			ranges = <0x0 0x24000 0x1000>;
245
			local-mac-address = [ 00 00 00 00 00 00 ];
246
			interrupts = <32 0x8 33 0x8 34 0x8>;
247
			phy-connection-type = "mii";
248
			interrupt-parent = <&ipic>;
249
			tbi-handle = <&tbi0>;
250
			phy-handle = <&phy2>;
251 252
			sleep = <&pmc 0xc0000000>;
			fsl,magic-packet;
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-mdio";
				reg = <0x520 0x20>;

				phy2: ethernet-phy@2 {
					interrupt-parent = <&ipic>;
					interrupts = <17 0x8>;
					reg = <0x2>;
					device_type = "ethernet-phy";
				};

				phy3: ethernet-phy@3 {
					interrupt-parent = <&ipic>;
					interrupts = <18 0x8>;
					reg = <0x3>;
					device_type = "ethernet-phy";
				};

				tbi0: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
279 280 281
		};

		enet1: ethernet@25000 {
282 283
			#address-cells = <1>;
			#size-cells = <1>;
284 285 286 287 288
			cell-index = <1>;
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <0x25000 0x1000>;
289
			ranges = <0x0 0x25000 0x1000>;
290
			local-mac-address = [ 00 00 00 00 00 00 ];
291
			interrupts = <35 0x8 36 0x8 37 0x8>;
292
			phy-connection-type = "mii";
293
			interrupt-parent = <&ipic>;
294
			tbi-handle = <&tbi1>;
295
			phy-handle = <&phy3>;
296 297
			sleep = <&pmc 0x30000000>;
			fsl,magic-packet;
298 299 300 301 302 303 304 305 306 307 308 309

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-tbi";
				reg = <0x520 0x20>;

				tbi1: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
310 311 312 313 314 315 316 317
		};

		serial0: serial@4500 {
			cell-index = <0>;
			device_type = "serial";
			compatible = "ns16550";
			reg = <0x4500 0x100>;
			clock-frequency = <0>;
318 319
			interrupts = <9 0x8>;
			interrupt-parent = <&ipic>;
320 321 322 323 324 325 326 327
		};

		serial1: serial@4600 {
			cell-index = <1>;
			device_type = "serial";
			compatible = "ns16550";
			reg = <0x4600 0x100>;
			clock-frequency = <0>;
328 329
			interrupts = <10 0x8>;
			interrupt-parent = <&ipic>;
330 331 332
		};

		crypto@30000 {
333 334
			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
				     "fsl,sec2.1", "fsl,sec2.0";
335
			reg = <0x30000 0x10000>;
336 337
			interrupts = <11 0x8>;
			interrupt-parent = <&ipic>;
338 339 340 341
			fsl,num-channels = <4>;
			fsl,channel-fifo-len = <24>;
			fsl,exec-units-mask = <0x9fe>;
			fsl,descriptor-types-mask = <0x3ab0ebf>;
342
			sleep = <&pmc 0x03000000>;
343 344 345
		};

		sata@18000 {
346
			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
347
			reg = <0x18000 0x1000>;
348 349
			interrupts = <44 0x8>;
			interrupt-parent = <&ipic>;
350
			sleep = <&pmc 0x000000c0>;
351 352 353
		};

		sata@19000 {
354
			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
355
			reg = <0x19000 0x1000>;
356 357
			interrupts = <45 0x8>;
			interrupt-parent = <&ipic>;
358
			sleep = <&pmc 0x00000030>;
359 360 361
		};

		sata@1a000 {
362
			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
363
			reg = <0x1a000 0x1000>;
364 365
			interrupts = <46 0x8>;
			interrupt-parent = <&ipic>;
366
			sleep = <&pmc 0x0000000c>;
367 368 369
		};

		sata@1b000 {
370
			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
371
			reg = <0x1b000 0x1000>;
372 373
			interrupts = <47 0x8>;
			interrupt-parent = <&ipic>;
374
			sleep = <&pmc 0x00000003>;
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
		};

		/* IPIC
		 * interrupts cell = <intr #, sense>
		 * sense values match linux IORESOURCE_IRQ_* defines:
		 * sense == 8: Level, low assertion
		 * sense == 2: Edge, high-to-low change
		 */
		ipic: pic@700 {
			compatible = "fsl,ipic";
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
			reg = <0x700 0x100>;
		};
390 391 392 393 394 395 396

		pmc: power@b00 {
			compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
			reg = <0xb00 0x100 0xa00 0x100>;
			interrupts = <80 0x8>;
			interrupt-parent = <&ipic>;
		};
397 398 399 400 401 402 403
	};

	pci0: pci@e0008500 {
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
		interrupt-map = <

				/* IDSEL 0x11 */
404 405 406 407
				 0x8800 0x0 0x0 0x1 &ipic 20 0x8
				 0x8800 0x0 0x0 0x2 &ipic 21 0x8
				 0x8800 0x0 0x0 0x3 &ipic 22 0x8
				 0x8800 0x0 0x0 0x4 &ipic 23 0x8
408 409

				/* IDSEL 0x12 */
410 411 412 413
				 0x9000 0x0 0x0 0x1 &ipic 22 0x8
				 0x9000 0x0 0x0 0x2 &ipic 23 0x8
				 0x9000 0x0 0x0 0x3 &ipic 20 0x8
				 0x9000 0x0 0x0 0x4 &ipic 21 0x8
414 415

				/* IDSEL 0x13 */
416 417 418 419
				 0x9800 0x0 0x0 0x1 &ipic 23 0x8
				 0x9800 0x0 0x0 0x2 &ipic 20 0x8
				 0x9800 0x0 0x0 0x3 &ipic 21 0x8
				 0x9800 0x0 0x0 0x4 &ipic 22 0x8
420 421

				/* IDSEL 0x15 */
422 423 424 425
				 0xa800 0x0 0x0 0x1 &ipic 20 0x8
				 0xa800 0x0 0x0 0x2 &ipic 21 0x8
				 0xa800 0x0 0x0 0x3 &ipic 22 0x8
				 0xa800 0x0 0x0 0x4 &ipic 23 0x8
426 427

				/* IDSEL 0x16 */
428 429 430 431
				 0xb000 0x0 0x0 0x1 &ipic 23 0x8
				 0xb000 0x0 0x0 0x2 &ipic 20 0x8
				 0xb000 0x0 0x0 0x3 &ipic 21 0x8
				 0xb000 0x0 0x0 0x4 &ipic 22 0x8
432 433

				/* IDSEL 0x17 */
434 435 436 437
				 0xb800 0x0 0x0 0x1 &ipic 22 0x8
				 0xb800 0x0 0x0 0x2 &ipic 23 0x8
				 0xb800 0x0 0x0 0x3 &ipic 20 0x8
				 0xb800 0x0 0x0 0x4 &ipic 21 0x8
438 439

				/* IDSEL 0x18 */
440 441 442 443 444 445 446
				 0xc000 0x0 0x0 0x1 &ipic 21 0x8
				 0xc000 0x0 0x0 0x2 &ipic 22 0x8
				 0xc000 0x0 0x0 0x3 &ipic 23 0x8
				 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
		interrupt-parent = <&ipic>;
		interrupts = <66 0x8>;
		bus-range = <0x0 0x0>;
447 448 449
		ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
		          0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
		          0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
450
		sleep = <&pmc 0x00010000>;
451 452 453 454
		clock-frequency = <0>;
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
455 456
		reg = <0xe0008500 0x100		/* internal registers */
		       0xe0008300 0x8>;		/* config space access registers */
457 458 459 460
		compatible = "fsl,mpc8349-pci";
		device_type = "pci";
	};
};