nouveau_bo.c 40.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drv.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51 52
	struct nvkm_device *device = nvxx_device(&drm->device);
	struct nvkm_fb *fb = device->fb;
B
Ben Skeggs 已提交
53
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		nvkm_fb_tile_fini(fb, i, tile);
59 60

	if (pitch)
61
		nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
62

63
	nvkm_fb_tile_prog(fb, i, tile);
64 65
}

66
static struct nouveau_drm_tile *
67 68
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
69
	struct nouveau_drm *drm = nouveau_drm(dev);
70
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
71

72
	spin_lock(&drm->tile.lock);
73 74 75 76 77 78 79

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

80
	spin_unlock(&drm->tile.lock);
81 82 83 84
	return tile;
}

static void
85
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
86
			struct dma_fence *fence)
87
{
88
	struct nouveau_drm *drm = nouveau_drm(dev);
89 90

	if (tile) {
91
		spin_lock(&drm->tile.lock);
92
		tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
93
		tile->used = false;
94
		spin_unlock(&drm->tile.lock);
95 96 97
	}
}

98 99 100
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
101
{
102
	struct nouveau_drm *drm = nouveau_drm(dev);
B
Ben Skeggs 已提交
103
	struct nvkm_fb *fb = nvxx_fb(&drm->device);
104
	struct nouveau_drm_tile *tile, *found = NULL;
105 106
	int i;

B
Ben Skeggs 已提交
107
	for (i = 0; i < fb->tile.regions; i++) {
108 109 110 111 112 113
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
114
		} else if (tile && fb->tile.region[i].pitch) {
115 116 117 118 119 120 121 122 123 124 125 126 127
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

128 129 130
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
131 132
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
133 134
	struct nouveau_bo *nvbo = nouveau_bo(bo);

135
	if (unlikely(nvbo->gem.filp))
136
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
137
	WARN_ON(nvbo->pin_refcnt > 0);
138
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
139 140 141
	kfree(nvbo);
}

142
static void
143
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
144
		       int *align, int *size)
145
{
146
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
147
	struct nvif_device *device = &drm->device;
148

149
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
150
		if (nvbo->tile_mode) {
151
			if (device->info.chipset >= 0x40) {
152
				*align = 65536;
153
				*size = roundup(*size, 64 * nvbo->tile_mode);
154

155
			} else if (device->info.chipset >= 0x30) {
156
				*align = 32768;
157
				*size = roundup(*size, 64 * nvbo->tile_mode);
158

159
			} else if (device->info.chipset >= 0x20) {
160
				*align = 16384;
161
				*size = roundup(*size, 64 * nvbo->tile_mode);
162

163
			} else if (device->info.chipset >= 0x10) {
164
				*align = 16384;
165
				*size = roundup(*size, 32 * nvbo->tile_mode);
166 167
			}
		}
168
	} else {
169 170
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
171 172
	}

173
	*size = roundup(*size, PAGE_SIZE);
174 175
}

176
int
177 178
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
179
	       struct sg_table *sg, struct reservation_object *robj,
180
	       struct nouveau_bo **pnvbo)
181
{
182
	struct nouveau_drm *drm = nouveau_drm(dev);
183
	struct nouveau_bo *nvbo;
184
	size_t acc_size;
185
	int ret;
D
Dave Airlie 已提交
186
	int type = ttm_bo_type_device;
187 188 189
	int lpg_shift = 12;
	int max_size;

190
	if (drm->client.vm)
191
		lpg_shift = drm->client.vm->mmu->lpg_shift;
192
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
193 194

	if (size <= 0 || size > max_size) {
195
		NV_WARN(drm, "skipped size %x\n", (u32)size);
196 197
		return -EINVAL;
	}
D
Dave Airlie 已提交
198 199 200

	if (sg)
		type = ttm_bo_type_sg;
201 202 203 204 205 206

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
207
	INIT_LIST_HEAD(&nvbo->vma_list);
208 209
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
210
	nvbo->bo.bdev = &drm->ttm.bdev;
211

212 213
	if (!nvxx_device(&drm->device)->func->cpu_coherent)
		nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
214

215
	nvbo->page_shift = 12;
216
	if (drm->client.vm) {
217
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
218
			nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
219 220 221
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
222 223
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
224

225
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
226 227
				       sizeof(struct nouveau_bo));

228
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
229
			  type, &nvbo->placement,
230
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
231
			  robj, nouveau_bo_del_ttm);
232 233 234 235 236 237 238 239 240
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

241
static void
242
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
243 244 245 246
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
247
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
248
	if (type & TTM_PL_FLAG_TT)
249
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
250
	if (type & TTM_PL_FLAG_SYSTEM)
251
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
252 253
}

254 255 256
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
257
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
258
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
259
	unsigned i, fpfn, lpfn;
260

261
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
262
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
263
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
264 265 266 267 268 269 270
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
271 272
			fpfn = vram_pages / 2;
			lpfn = ~0;
273
		} else {
274 275 276 277 278 279 280 281 282 283
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
284 285 286 287
		}
	}
}

288
void
289
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
290
{
291
	struct ttm_placement *pl = &nvbo->placement;
292 293 294
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
295 296 297 298 299 300 301 302

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
303 304

	set_placement_range(nvbo, type);
305 306 307
}

int
308
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
309
{
310
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
311
	struct ttm_buffer_object *bo = &nvbo->bo;
312
	bool force = false, evict = false;
313
	int ret;
314

315
	ret = ttm_bo_reserve(bo, false, false, NULL);
316
	if (ret)
317
		return ret;
318

319 320 321 322
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
	    memtype == TTM_PL_FLAG_VRAM && contig) {
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
			if (bo->mem.mem_type == TTM_PL_VRAM) {
323
				struct nvkm_mem *mem = bo->mem.mm_node;
324 325 326 327 328 329
				if (!list_is_singular(&mem->regions))
					evict = true;
			}
			nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
			force = true;
		}
330 331
	}

332 333 334 335 336 337 338 339
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
340
		goto out;
341 342 343 344 345 346 347 348
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
349

350
	nvbo->pin_refcnt++;
351
	nouveau_bo_placement_set(nvbo, memtype, 0);
352

353 354 355 356 357
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
358
	ret = nouveau_bo_validate(nvbo, false, false);
359 360
	if (ret)
		goto out;
361
	nvbo->pin_refcnt++;
362 363 364 365 366 367 368 369 370 371

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
372
	}
373

374
out:
375 376
	if (force && ret)
		nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
377
	ttm_bo_unreserve(bo);
378 379 380 381 382 383
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
384
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
385
	struct ttm_buffer_object *bo = &nvbo->bo;
386
	int ret, ref;
387

388
	ret = ttm_bo_reserve(bo, false, false, NULL);
389 390 391
	if (ret)
		return ret;

392 393 394
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
395 396
		goto out;

397
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
398

399
	ret = nouveau_bo_validate(nvbo, false, false);
400 401 402
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
403
			drm->gem.vram_available += bo->mem.size;
404 405
			break;
		case TTM_PL_TT:
406
			drm->gem.gart_available += bo->mem.size;
407 408 409 410 411 412
			break;
		default:
			break;
		}
	}

413
out:
414 415 416 417 418 419 420 421 422
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

423
	ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
424 425 426
	if (ret)
		return ret;

427
	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
428

429 430 431 432 433 434 435
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
436 437 438
	if (!nvbo)
		return;

439
	ttm_bo_kunmap(&nvbo->kmap);
440 441
}

442 443 444 445
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
446
	struct nvkm_device *device = nvxx_device(&drm->device);
447 448 449 450 451 452 453 454 455 456 457
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
458 459
		dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
					   PAGE_SIZE, DMA_TO_DEVICE);
460 461 462 463 464 465
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
466
	struct nvkm_device *device = nvxx_device(&drm->device);
467 468 469 470 471 472 473 474 475 476 477
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
478 479
		dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
					PAGE_SIZE, DMA_FROM_DEVICE);
480 481
}

482 483
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
484
		    bool no_wait_gpu)
485 486 487
{
	int ret;

488 489
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
490 491 492
	if (ret)
		return ret;

493 494
	nouveau_bo_sync_for_device(nvbo);

495 496 497
	return 0;
}

498 499 500 501 502
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
503

504
	mem += index;
505

506 507 508 509 510 511 512 513 514 515 516
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
517

518
	mem += index;
519

520 521 522 523 524 525 526 527 528 529 530
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
531

532
	mem += index;
533

534 535 536 537 538 539
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

540
static struct ttm_tt *
541 542
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
543
{
D
Daniel Vetter 已提交
544
#if IS_ENABLED(CONFIG_AGP)
545
	struct nouveau_drm *drm = nouveau_bdev(bdev);
546

547 548
	if (drm->agp.bridge) {
		return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
549
					 page_flags, dummy_read);
550
	}
551
#endif
552

553
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
554 555 556 557 558 559 560 561 562 563 564 565 566
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
567
	struct nouveau_drm *drm = nouveau_bdev(bdev);
568 569 570 571 572 573 574 575

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
576 577 578 579 580 581
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

582
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
583
			/* Some BARs do not support being ioremapped WC */
584
			if (nvxx_bar(&drm->device)->iomap_uncached) {
585 586 587 588
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
589
			man->func = &nouveau_vram_manager;
590 591 592
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
593
			man->func = &ttm_bo_manager_func;
594
		}
595 596
		break;
	case TTM_PL_TT:
597
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
598
			man->func = &nouveau_gart_manager;
599
		else
600
		if (!drm->agp.bridge)
601
			man->func = &nv04_gart_manager;
602 603
		else
			man->func = &ttm_bo_manager_func;
604

605
		if (drm->agp.bridge) {
606
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
607 608 609
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
610
		} else {
611 612 613 614 615
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
616

617 618 619 620 621 622 623 624 625 626 627 628 629
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
630
	case TTM_PL_VRAM:
631 632
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
633
		break;
634
	default:
635
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
636 637
		break;
	}
638 639

	*pl = nvbo->placement;
640 641 642
}


643 644 645 646 647 648
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
649
		OUT_RING  (chan, handle & 0x0000ffff);
650 651 652 653 654
		FIRE_RING (chan);
	}
	return ret;
}

655 656 657 658
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
659
	struct nvkm_mem *node = old_mem->mm_node;
660 661
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
662
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
663 664 665 666 667 668 669 670
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
671
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
672 673 674 675
	}
	return ret;
}

676 677 678 679 680 681 682 683 684 685 686
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

687 688 689 690
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
691
	struct nvkm_mem *node = old_mem->mm_node;
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
725 726 727 728
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
729
	struct nvkm_mem *node = old_mem->mm_node;
730 731
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
732 733 734 735 736 737 738 739 740 741 742
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

743
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
744 745
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
746
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
747 748 749 750 751 752
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
753
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
754 755 756 757 758 759 760 761 762 763
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

764 765 766 767
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
768
	struct nvkm_mem *node = old_mem->mm_node;
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

802 803 804 805
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
806
	struct nvkm_mem *node = old_mem->mm_node;
807 808 809 810 811 812 813 814 815 816 817 818 819
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

820 821 822 823
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
824
	struct nvkm_mem *node = old_mem->mm_node;
825 826 827 828 829 830 831 832 833 834 835 836 837
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

838 839 840
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
841
	int ret = RING_SPACE(chan, 6);
842
	if (ret == 0) {
843 844 845
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
846 847 848
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
849 850 851 852 853
	}

	return ret;
}

854
static int
855 856
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
857
{
858
	struct nvkm_mem *node = old_mem->mm_node;
859
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
860 861
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
862
	int src_tiled = !!node->memtype;
863
	int dst_tiled = !!((struct nvkm_mem *)new_mem->mm_node)->memtype;
864 865
	int ret;

866 867 868
	while (length) {
		u32 amount, stride, height;

869 870 871 872
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

873 874
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
875 876
		height  = amount / stride;

877
		if (src_tiled) {
878
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
879
			OUT_RING  (chan, 0);
880
			OUT_RING  (chan, 0);
881 882 883 884 885 886
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
887
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
888 889
			OUT_RING  (chan, 1);
		}
890
		if (dst_tiled) {
891
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
892
			OUT_RING  (chan, 0);
893
			OUT_RING  (chan, 0);
894 895 896 897 898 899
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
900
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
901 902 903
			OUT_RING  (chan, 1);
		}

904
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
905 906
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
907
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
908 909 910 911 912 913 914 915
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
916
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
917 918 919 920 921
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
922 923
	}

924 925 926
	return 0;
}

927 928 929
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
930
	int ret = RING_SPACE(chan, 4);
931
	if (ret == 0) {
932 933 934
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
935
		OUT_RING  (chan, chan->drm->ntfy.handle);
936 937 938 939 940
	}

	return ret;
}

941 942 943 944 945
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
946
		return NvDmaTT;
947
	return chan->vram.handle;
948 949
}

950 951 952 953
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
954 955
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
956 957 958 959 960 961 962
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

963
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
964 965 966
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

967 968 969 970 971 972 973
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
974

975
		BEGIN_NV04(chan, NvSubCopy,
976
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
977 978 979 980 981 982 983 984
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
985
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
986
		OUT_RING  (chan, 0);
987 988 989 990 991 992

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

993 994 995
	return 0;
}

996
static int
997 998
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
999
{
1000 1001
	struct nvkm_mem *old_node = bo->mem.mm_node;
	struct nvkm_mem *new_node = mem->mm_node;
1002
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
1003 1004
	int ret;

1005 1006
	ret = nvkm_vm_get(drm->client.vm, size, old_node->page_shift,
			  NV_MEM_ACCESS_RW, &old_node->vma[0]);
1007 1008 1009
	if (ret)
		return ret;

1010 1011
	ret = nvkm_vm_get(drm->client.vm, size, new_node->page_shift,
			  NV_MEM_ACCESS_RW, &old_node->vma[1]);
1012
	if (ret) {
1013
		nvkm_vm_put(&old_node->vma[0]);
1014 1015 1016
		return ret;
	}

1017 1018
	nvkm_vm_map(&old_node->vma[0], old_node);
	nvkm_vm_map(&old_node->vma[1], new_node);
1019 1020 1021
	return 0;
}

1022 1023
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1024
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1025
{
1026
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1027
	struct nouveau_channel *chan = drm->ttm.chan;
1028
	struct nouveau_cli *cli = (void *)chan->user.client;
1029
	struct nouveau_fence *fence;
1030 1031
	int ret;

1032
	/* create temporary vmas for the transfer and attach them to the
1033
	 * old nvkm_mem node, these will get cleaned up after ttm has
1034
	 * destroyed the ttm_mem_reg
1035
	 */
1036
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1037
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
1038
		if (ret)
1039
			return ret;
1040 1041
	}

1042
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1043
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1044
	if (ret == 0) {
1045 1046 1047 1048
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1049 1050
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1051 1052 1053 1054 1055
								evict,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
1056
	}
1057
	mutex_unlock(&cli->mutex);
1058
	return ret;
1059 1060
}

1061
void
1062
nouveau_bo_move_init(struct nouveau_drm *drm)
1063 1064 1065
{
	static const struct {
		const char *name;
1066
		int engine;
1067
		s32 oclass;
1068 1069 1070 1071 1072
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1073 1074
		{  "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
1075 1076
		{  "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1077 1078
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1079
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1080
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1081 1082 1083 1084 1085 1086 1087
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1088
		{},
1089
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1090 1091 1092 1093 1094
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1095
		struct nouveau_channel *chan;
1096

1097
		if (mthd->engine)
1098 1099 1100 1101 1102 1103
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1104
		ret = nvif_object_init(&chan->user,
1105 1106 1107
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1108
		if (ret == 0) {
1109
			ret = mthd->init(chan, drm->ttm.copy.handle);
1110
			if (ret) {
1111
				nvif_object_fini(&drm->ttm.copy);
1112
				continue;
1113
			}
1114 1115

			drm->ttm.move = mthd->exec;
1116
			drm->ttm.chan = chan;
1117 1118
			name = mthd->name;
			break;
1119 1120 1121
		}
	} while ((++mthd)->exec);

1122
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1123 1124
}

1125 1126
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1127
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1128
{
1129 1130 1131 1132 1133
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1134 1135 1136 1137 1138
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1139
	placement.placement = placement.busy_placement = &placement_memtype;
1140 1141 1142

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1143
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1144 1145 1146 1147 1148 1149 1150
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1151
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1152 1153 1154
	if (ret)
		goto out;

1155
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_mem);
1156
out:
1157
	ttm_bo_mem_put(bo, &tmp_mem);
1158 1159 1160 1161 1162
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1163
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1164
{
1165 1166 1167 1168 1169
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1170 1171 1172 1173 1174
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1175
	placement.placement = placement.busy_placement = &placement_memtype;
1176 1177 1178

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1179
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1180 1181 1182
	if (ret)
		return ret;

1183
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_mem);
1184 1185 1186
	if (ret)
		goto out;

1187
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1188 1189 1190 1191
	if (ret)
		goto out;

out:
1192
	ttm_bo_mem_put(bo, &tmp_mem);
1193 1194 1195
	return ret;
}

1196
static void
1197 1198
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
		     struct ttm_mem_reg *new_mem)
1199 1200
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1201
	struct nvkm_vma *vma;
1202

1203 1204 1205 1206
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1207
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1208 1209
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
1210
			       nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
1211
			nvkm_vm_map(vma, new_mem->mm_node);
1212
		} else {
1213
			WARN_ON(ttm_bo_wait(bo, false, false));
1214
			nvkm_vm_unmap(vma);
1215
		}
1216 1217 1218
	}
}

1219
static int
1220
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1221
		   struct nouveau_drm_tile **new_tile)
1222
{
1223 1224
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1225
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1226
	u64 offset = new_mem->start << PAGE_SHIFT;
1227

1228 1229
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1230 1231
		return 0;

1232
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1233
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1234 1235
						nvbo->tile_mode,
						nvbo->tile_flags);
1236 1237
	}

1238 1239 1240 1241 1242
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1243 1244
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1245
{
1246 1247
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1248
	struct dma_fence *fence = reservation_object_get_excl(bo->resv);
1249

1250
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1251
	*old_tile = new_tile;
1252 1253 1254 1255
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1256
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1257
{
1258
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1259 1260
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1261
	struct nouveau_drm_tile *new_tile = NULL;
1262 1263
	int ret = 0;

1264 1265 1266 1267
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
	if (ret)
		return ret;

1268 1269 1270
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1271
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1272 1273 1274 1275
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1276 1277

	/* Fake bo copy. */
1278 1279 1280 1281
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1282
		goto out;
1283 1284
	}

1285
	/* Hardware assisted copy. */
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1299 1300

	/* Fallback to software copy. */
1301
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1302
	if (ret == 0)
1303
		ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_mem);
1304 1305

out:
1306
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1307 1308 1309 1310 1311
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1312 1313

	return ret;
1314 1315 1316 1317 1318
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1319 1320
	struct nouveau_bo *nvbo = nouveau_bo(bo);

D
David Herrmann 已提交
1321 1322
	return drm_vma_node_verify_access(&nvbo->gem.vma_node,
					  filp->private_data);
1323 1324
}

1325 1326 1327 1328
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1329
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1330
	struct nvkm_device *device = nvxx_device(&drm->device);
1331
	struct nvkm_mem *node = mem->mm_node;
1332
	int ret;
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
1346
#if IS_ENABLED(CONFIG_AGP)
1347
		if (drm->agp.bridge) {
1348
			mem->bus.offset = mem->start << PAGE_SHIFT;
1349
			mem->bus.base = drm->agp.base;
1350
			mem->bus.is_iomem = !drm->agp.cma;
1351 1352
		}
#endif
1353
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1354 1355 1356
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1357
	case TTM_PL_VRAM:
1358
		mem->bus.offset = mem->start << PAGE_SHIFT;
1359
		mem->bus.base = device->func->resource_addr(device, 1);
1360
		mem->bus.is_iomem = true;
1361
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1362
			struct nvkm_bar *bar = nvxx_bar(&drm->device);
1363 1364 1365
			int page_shift = 12;
			if (drm->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
				page_shift = node->page_shift;
1366

1367 1368
			ret = nvkm_bar_umap(bar, node->size << 12, page_shift,
					    &node->bar_vma);
1369 1370
			if (ret)
				return ret;
1371

1372
			nvkm_vm_map(&node->bar_vma, node);
1373
			mem->bus.offset = node->bar_vma.offset;
1374
		}
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1385
	struct nvkm_mem *node = mem->mm_node;
1386

1387
	if (!node->bar_vma.node)
1388 1389
		return;

1390 1391
	nvkm_vm_unmap(&node->bar_vma);
	nvkm_vm_put(&node->bar_vma);
1392 1393 1394 1395 1396
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1397
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1398
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1399 1400
	struct nvkm_device *device = nvxx_device(&drm->device);
	u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1401
	int i, ret;
1402 1403 1404 1405 1406

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1407
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1408
		    !nouveau_bo_tile_layout(nvbo))
1409
			return 0;
1410 1411 1412 1413 1414 1415 1416 1417 1418

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1419 1420 1421
	}

	/* make sure bo is in mappable vram */
1422
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1423
	    bo->mem.start + bo->mem.num_pages < mappable)
1424 1425
		return 0;

1426 1427 1428 1429 1430 1431 1432 1433 1434
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1435

1436
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1437
	return nouveau_bo_validate(nvbo, false, false);
1438 1439
}

1440 1441 1442
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1443
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1444
	struct nouveau_drm *drm;
1445
	struct nvkm_device *device;
1446
	struct drm_device *dev;
1447
	struct device *pdev;
1448 1449
	unsigned i;
	int r;
D
Dave Airlie 已提交
1450
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1451 1452 1453 1454

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1455 1456 1457 1458 1459 1460 1461 1462
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1463
	drm = nouveau_bdev(ttm->bdev);
1464
	device = nvxx_device(&drm->device);
1465
	dev = drm->dev;
1466
	pdev = device->dev;
1467

D
Daniel Vetter 已提交
1468
#if IS_ENABLED(CONFIG_AGP)
1469
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1470 1471 1472 1473
		return ttm_agp_tt_populate(ttm);
	}
#endif

1474
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1475
	if (swiotlb_nr_tbl()) {
1476
		return ttm_dma_populate((void *)ttm, dev->dev);
1477 1478 1479 1480 1481 1482 1483 1484 1485
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1486 1487 1488 1489 1490 1491
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1492
			while (i--) {
1493 1494
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1495
				ttm_dma->dma_address[i] = 0;
1496 1497 1498 1499
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1500 1501

		ttm_dma->dma_address[i] = addr;
1502 1503 1504 1505 1506 1507 1508
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1509
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1510
	struct nouveau_drm *drm;
1511
	struct nvkm_device *device;
1512
	struct drm_device *dev;
1513
	struct device *pdev;
1514
	unsigned i;
D
Dave Airlie 已提交
1515 1516 1517 1518
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1519

1520
	drm = nouveau_bdev(ttm->bdev);
1521
	device = nvxx_device(&drm->device);
1522
	dev = drm->dev;
1523
	pdev = device->dev;
1524

D
Daniel Vetter 已提交
1525
#if IS_ENABLED(CONFIG_AGP)
1526
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1527 1528 1529 1530 1531
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1532
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1533
	if (swiotlb_nr_tbl()) {
1534
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1535 1536 1537 1538 1539
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1540
		if (ttm_dma->dma_address[i]) {
1541 1542
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1543 1544 1545 1546 1547 1548
		}
	}

	ttm_pool_unpopulate(ttm);
}

1549
void
1550
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1551
{
1552
	struct reservation_object *resv = nvbo->bo.resv;
1553

1554 1555 1556 1557
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1558 1559
}

1560
struct ttm_bo_driver nouveau_bo_driver = {
1561
	.ttm_tt_create = &nouveau_ttm_tt_create,
1562 1563
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1564 1565
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
1566
	.eviction_valuable = ttm_bo_eviction_valuable,
1567
	.evict_flags = nouveau_bo_evict_flags,
1568
	.move_notify = nouveau_bo_move_ntfy,
1569 1570
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1571 1572 1573
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1574 1575
};

1576 1577
struct nvkm_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
1578
{
1579
	struct nvkm_vma *vma;
1580 1581 1582 1583 1584 1585 1586 1587 1588
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
1589 1590
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
		   struct nvkm_vma *vma)
1591 1592 1593 1594
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

1595
	ret = nvkm_vm_get(vm, size, nvbo->page_shift,
1596 1597 1598 1599
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1600 1601
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1602
	     nvbo->page_shift != vma->vm->mmu->lpg_shift))
1603
		nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
1604 1605

	list_add_tail(&vma->head, &nvbo->vma_list);
1606
	vma->refcount = 1;
1607 1608 1609 1610
	return 0;
}

void
1611
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
1612 1613
{
	if (vma->node) {
1614
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1615 1616
			nvkm_vm_unmap(vma);
		nvkm_vm_put(vma);
1617 1618 1619
		list_del(&vma->head);
	}
}