smpboot.c 33.3 KB
Newer Older
1
 /*
2 3
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

44 45
#include <linux/init.h>
#include <linux/smp.h>
46
#include <linux/module.h>
47
#include <linux/sched.h>
48
#include <linux/percpu.h>
G
Glauber Costa 已提交
49
#include <linux/bootmem.h>
50 51
#include <linux/err.h>
#include <linux/nmi.h>
52
#include <linux/tboot.h>
53
#include <linux/stackprotector.h>
54
#include <linux/gfp.h>
55
#include <linux/cpuidle.h>
56

57
#include <asm/acpi.h>
58
#include <asm/desc.h>
59 60
#include <asm/nmi.h>
#include <asm/irq.h>
61
#include <asm/idle.h>
62
#include <asm/realmode.h>
63 64
#include <asm/cpu.h>
#include <asm/numa.h>
65 66 67
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
68
#include <asm/mwait.h>
I
Ingo Molnar 已提交
69
#include <asm/apic.h>
70
#include <asm/io_apic.h>
71
#include <asm/setup.h>
T
Tejun Heo 已提交
72
#include <asm/uv/uv.h>
73
#include <linux/mc146818rtc.h>
74

75
#include <asm/smpboot_hooks.h>
76
#include <asm/i8259.h>
77

78 79
#include <asm/realmode.h>

80 81 82
/* State of each CPU */
DEFINE_PER_CPU(int, cpu_state) = { 0 };

83
#ifdef CONFIG_HOTPLUG_CPU
84 85 86 87 88 89
/*
 * We need this for trampoline_base protection from concurrent accesses when
 * off- and onlining cores wildly.
 */
static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);

90
void cpu_hotplug_driver_lock(void)
91
{
92
	mutex_lock(&x86_cpu_hotplug_driver_mutex);
93 94
}

95
void cpu_hotplug_driver_unlock(void)
96
{
97
	mutex_unlock(&x86_cpu_hotplug_driver_mutex);
98 99 100 101
}

ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
102
#endif
103

104 105 106 107 108
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
109
DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
110 111

/* representing HT siblings of each logical CPU */
112
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
113 114 115
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
116
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
117 118
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

119
DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
120

121 122 123
/* Per CPU bogomips and other parameters */
DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
EXPORT_PER_CPU_SYMBOL(cpu_info);
124

125
atomic_t init_deasserted;
126 127 128 129 130

/*
 * Report back to the Boot Processor.
 * Running on AP.
 */
I
Ingo Molnar 已提交
131
static void __cpuinit smp_callin(void)
132 133 134 135 136 137 138 139 140 141
{
	int cpuid, phys_id;
	unsigned long timeout;

	/*
	 * If waken up by an INIT in an 82489DX configuration
	 * we may get here before an INIT-deassert IPI reaches
	 * our local APIC.  We have to wait for the IPI or we'll
	 * lock up on an APIC access.
	 */
142 143
	if (apic->wait_for_init_deassert)
		apic->wait_for_init_deassert(&init_deasserted);
144 145 146 147

	/*
	 * (This works even if the APIC is not enabled.)
	 */
148
	phys_id = read_apic_id();
149
	cpuid = smp_processor_id();
150
	if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
151 152 153
		panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
					phys_id, cpuid);
	}
154
	pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

	/*
	 * STARTUP IPIs are fragile beasts as they might sometimes
	 * trigger some glue motherboard logic. Complete APIC bus
	 * silence for 1 second, this overestimates the time the
	 * boot CPU is spending to send the up to 2 STARTUP IPIs
	 * by a factor of two. This should be enough.
	 */

	/*
	 * Waiting 2s total for startup (udelay is not yet working)
	 */
	timeout = jiffies + 2*HZ;
	while (time_before(jiffies, timeout)) {
		/*
		 * Has the boot CPU finished it's STARTUP sequence?
		 */
172
		if (cpumask_test_cpu(cpuid, cpu_callout_mask))
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
			break;
		cpu_relax();
	}

	if (!time_before(jiffies, timeout)) {
		panic("%s: CPU%d started up but did not get a callout!\n",
		      __func__, cpuid);
	}

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */

189
	pr_debug("CALLIN, before setup_local_APIC()\n");
190 191
	if (apic->smp_callin_clear_local_apic)
		apic->smp_callin_clear_local_apic();
192 193 194
	setup_local_APIC();
	end_local_APIC_setup();

195 196 197
	/*
	 * Need to setup vector mappings before we enable interrupts.
	 */
198
	setup_vector_irq(smp_processor_id());
199 200 201 202 203 204 205

	/*
	 * Save our processor parameters. Note: this information
	 * is needed for clock calibration.
	 */
	smp_store_cpu_info(cpuid);

206 207
	/*
	 * Get our bogomips.
208 209 210
	 * Update loops_per_jiffy in cpu_data. Previous call to
	 * smp_store_cpu_info() stored a value that is close but not as
	 * accurate as the value just calculated.
211 212
	 */
	calibrate_delay();
213
	cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
214
	pr_debug("Stack at about %p\n", &cpuid);
215

216 217 218 219 220 221 222
	/*
	 * This must be done before setting cpu_online_mask
	 * or calling notify_cpu_starting.
	 */
	set_cpu_sibling_map(raw_smp_processor_id());
	wmb();

223 224
	notify_cpu_starting(cpuid);

225 226 227
	/*
	 * Allow the master to continue.
	 */
228
	cpumask_set_cpu(cpuid, cpu_callin_mask);
229 230
}

231 232 233
/*
 * Activate a secondary processor.
 */
234
notrace static void __cpuinit start_secondary(void *unused)
235 236 237 238 239 240
{
	/*
	 * Don't put *anything* before cpu_init(), SMP booting is too
	 * fragile that we want to limit the things done here to the
	 * most necessary things.
	 */
241
	cpu_init();
242
	x86_cpuinit.early_percpu_clock_init();
243 244
	preempt_disable();
	smp_callin();
245 246

#ifdef CONFIG_X86_32
247
	/* switch away from the initial page table */
248 249 250 251
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif

252 253 254 255 256 257 258 259
	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
	 * Check TSC synchronization with the BP:
	 */
	check_tsc_sync_target();

	/*
260 261 262
	 * We need to hold vector_lock so there the set of online cpus
	 * does not change while we are assigning vectors to cpus.  Holding
	 * this lock ensures we don't half assign or remove an irq from a cpu.
263
	 */
264
	lock_vector_lock();
265
	set_cpu_online(smp_processor_id(), true);
266
	unlock_vector_lock();
267
	per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
268
	x86_platform.nmi_init();
269

270 271 272
	/* enable local interrupts */
	local_irq_enable();

273 274
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
275

276
	x86_cpuinit.setup_percpu_clockev();
277 278 279 280 281

	wmb();
	cpu_idle();
}

282 283 284 285 286 287 288 289 290
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */

void __cpuinit smp_store_cpu_info(int id)
{
	struct cpuinfo_x86 *c = &cpu_data(id);

291
	*c = boot_cpu_data;
292 293 294 295 296
	c->cpu_index = id;
	if (id != 0)
		identify_secondary_cpu(c);
}

297 298
static bool __cpuinit
topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
299
{
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
		"sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
		"[node: %d != %d]. Ignoring dependency.\n",
		cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
}

#define link_mask(_m, c1, c2)						\
do {									\
	cpumask_set_cpu((c1), cpu_##_m##_mask(c2));			\
	cpumask_set_cpu((c2), cpu_##_m##_mask(c1));			\
} while (0)

static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
	if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
		int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

		if (c->phys_proc_id == o->phys_proc_id &&
		    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
		    c->compute_unit_id == o->compute_unit_id)
			return topology_sane(c, o, "smt");

	} else if (c->phys_proc_id == o->phys_proc_id &&
		   c->cpu_core_id == o->cpu_core_id) {
		return topology_sane(c, o, "smt");
	}

	return false;
}

static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
	int cpu1 = c->cpu_index, cpu2 = o->cpu_index;

	if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
	    per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
		return topology_sane(c, o, "llc");

	return false;
341 342
}

343 344
static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
{
345 346 347
	if (c->phys_proc_id == o->phys_proc_id) {
		if (cpu_has(c, X86_FEATURE_AMD_DCM))
			return true;
348

349 350
		return topology_sane(c, o, "mc");
	}
351 352
	return false;
}
353

354 355
void __cpuinit set_cpu_sibling_map(int cpu)
{
356 357
	bool has_mc = boot_cpu_data.x86_max_cores > 1;
	bool has_smt = smp_num_siblings > 1;
358
	struct cpuinfo_x86 *c = &cpu_data(cpu);
359 360
	struct cpuinfo_x86 *o;
	int i;
361

362
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
363

364
	if (!has_smt && !has_mc) {
365
		cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
366 367
		cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
		cpumask_set_cpu(cpu, cpu_core_mask(cpu));
368 369 370 371
		c->booted_cores = 1;
		return;
	}

372
	for_each_cpu(i, cpu_sibling_setup_mask) {
373 374 375 376 377 378 379 380
		o = &cpu_data(i);

		if ((i == cpu) || (has_smt && match_smt(c, o)))
			link_mask(sibling, cpu, i);

		if ((i == cpu) || (has_mc && match_llc(c, o)))
			link_mask(llc_shared, cpu, i);

381 382 383 384 385 386 387 388 389
	}

	/*
	 * This needs a separate iteration over the cpus because we rely on all
	 * cpu_sibling_mask links to be set-up.
	 */
	for_each_cpu(i, cpu_sibling_setup_mask) {
		o = &cpu_data(i);

390 391 392
		if ((i == cpu) || (has_mc && match_mc(c, o))) {
			link_mask(core, cpu, i);

393 394 395
			/*
			 *  Does this new cpu bringup a new core?
			 */
396
			if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
397 398 399 400
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
401
				if (cpumask_first(cpu_sibling_mask(i)) == i)
402 403 404 405 406 407 408 409 410 411 412 413 414
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
	}
}

415
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
416
const struct cpumask *cpu_coregroup_mask(int cpu)
417
{
418
	return cpu_llc_shared_mask(cpu);
R
Rusty Russell 已提交
419 420
}

I
Ingo Molnar 已提交
421
static void impress_friends(void)
422 423 424 425 426 427
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
428
	pr_debug("Before bogomips\n");
429
	for_each_possible_cpu(cpu)
430
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
431
			bogosum += cpu_data(cpu).loops_per_jiffy;
432
	pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
433
		num_online_cpus(),
434 435 436
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

437
	pr_debug("Before bogocount - setting activated=1\n");
438 439
}

440
void __inquire_remote_apic(int apicid)
441 442
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
443
	const char * const names[] = { "ID", "VERSION", "SPIV" };
444 445 446
	int timeout;
	u32 status;

447
	pr_info("Inquiring remote APIC 0x%x...\n", apicid);
448 449

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
450
		pr_info("... APIC 0x%x %s: ", apicid, names[i]);
451 452 453 454 455 456

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
457
			pr_cont("a previous APIC delivery may have failed\n");
458

459
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
460 461 462 463 464 465 466 467 468 469

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
470
			pr_cont("%08x\n", status);
471 472
			break;
		default:
473
			pr_cont("failed\n");
474 475 476 477 478 479 480 481 482
		}
	}
}

/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
483
int __cpuinit
484
wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
485 486 487 488 489 490 491
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
492
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
493

494
	pr_debug("Waiting for send to finish...\n");
495 496 497 498 499 500
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
501
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
502 503 504 505 506
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
507
	pr_debug("NMI sent\n");
508 509

	if (send_status)
510
		pr_err("APIC never delivered???\n");
511
	if (accept_status)
512
		pr_err("APIC delivery error (%lx)\n", accept_status);
513 514 515 516

	return (send_status | accept_status);
}

517
static int __cpuinit
518
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
519 520 521 522
{
	unsigned long send_status, accept_status = 0;
	int maxlvt, num_starts, j;

523 524
	maxlvt = lapic_get_maxlvt();

525 526 527 528
	/*
	 * Be paranoid about clearing APIC errors.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid])) {
529 530
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
531 532 533
		apic_read(APIC_ESR);
	}

534
	pr_debug("Asserting INIT\n");
535 536 537 538 539 540 541

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
542 543
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
544

545
	pr_debug("Waiting for send to finish...\n");
546 547 548 549
	send_status = safe_apic_wait_icr_idle();

	mdelay(10);

550
	pr_debug("Deasserting INIT\n");
551 552 553

	/* Target chip */
	/* Send IPI */
554
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
555

556
	pr_debug("Waiting for send to finish...\n");
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
	send_status = safe_apic_wait_icr_idle();

	mb();
	atomic_set(&init_deasserted, 1);

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid]))
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Paravirt / VMI wants a startup IPI hook here to set up the
	 * target processor state.
	 */
	startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
578
			 stack_start);
579 580 581 582

	/*
	 * Run STARTUP IPI loop.
	 */
583
	pr_debug("#startup loops: %d\n", num_starts);
584 585

	for (j = 1; j <= num_starts; j++) {
586
		pr_debug("Sending STARTUP #%d\n", j);
587 588
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
589
		apic_read(APIC_ESR);
590
		pr_debug("After apic_write\n");
591 592 593 594 595 596 597 598

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
599 600
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
601 602 603 604 605 606

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(300);

607
		pr_debug("Startup point 1\n");
608

609
		pr_debug("Waiting for send to finish...\n");
610 611 612 613 614 615
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(200);
616
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
617 618 619 620 621
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
622
	pr_debug("After Startup\n");
623 624

	if (send_status)
625
		pr_err("APIC never delivered???\n");
626
	if (accept_status)
627
		pr_err("APIC delivery error (%lx)\n", accept_status);
628 629 630 631

	return (send_status | accept_status);
}

632 633 634 635
/* reduce the number of lines printed when booting a large cpu count system */
static void __cpuinit announce_cpu(int cpu, int apicid)
{
	static int current_node = -1;
636
	int node = early_cpu_to_node(cpu);
637 638 639 640

	if (system_state == SYSTEM_BOOTING) {
		if (node != current_node) {
			if (current_node > (-1))
641
				pr_cont(" OK\n");
642 643 644
			current_node = node;
			pr_info("Booting Node %3d, Processors ", node);
		}
645
		pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " OK\n" : "");
646 647 648 649 650 651
		return;
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

652 653 654
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
655 656
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
657
 */
658
static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
659
{
660
	volatile u32 *trampoline_status =
661
		(volatile u32 *) __va(real_mode_header->trampoline_status);
662
	/* start_ip had better be page-aligned! */
663
	unsigned long start_ip = real_mode_header->trampoline_start;
664

665
	unsigned long boot_error = 0;
666
	int timeout;
667 668 669

	alternatives_smp_switch(1);

670 671 672
	idle->thread.sp = (unsigned long) (((struct pt_regs *)
			  (THREAD_SIZE +  task_stack_page(idle))) - 1);
	per_cpu(current_task, cpu) = idle;
673

674
#ifdef CONFIG_X86_32
675 676 677
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
#else
678
	clear_tsk_thread_flag(idle, TIF_FORK);
679
	initial_gs = per_cpu_offset(cpu);
680
	per_cpu(kernel_stack, cpu) =
681
		(unsigned long)task_stack_page(idle) -
682
		KERNEL_STACK_OFFSET + THREAD_SIZE;
683
#endif
684
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
685
	initial_code = (unsigned long)start_secondary;
686
	stack_start  = idle->thread.sp;
687

688 689
	/* So we see what's up */
	announce_cpu(cpu, apicid);
690 691 692 693 694 695 696 697

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

	atomic_set(&init_deasserted, 0);

J
Jack Steiner 已提交
698
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
699

700
		pr_debug("Setting warm reset code and vector.\n");
701

J
Jack Steiner 已提交
702 703 704
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
705 706 707 708 709
		*/
		if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
710
	}
711 712

	/*
713 714
	 * Kick the secondary CPU. Use the method in the APIC driver
	 * if it's defined - or use an INIT boot APIC message otherwise:
715
	 */
716 717 718 719
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
720 721 722 723 724

	if (!boot_error) {
		/*
		 * allow APs to start initializing.
		 */
725
		pr_debug("Before Callout %d\n", cpu);
726
		cpumask_set_cpu(cpu, cpu_callout_mask);
727
		pr_debug("After Callout %d\n", cpu);
728 729 730 731 732

		/*
		 * Wait 5s total for a response
		 */
		for (timeout = 0; timeout < 50000; timeout++) {
733
			if (cpumask_test_cpu(cpu, cpu_callin_mask))
734 735
				break;	/* It has booted */
			udelay(100);
736 737 738 739 740 741 742
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
			schedule();
743 744
		}

745 746
		if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
			print_cpu_msr(&cpu_data(cpu));
747
			pr_debug("CPU%d: has booted.\n", cpu);
748
		} else {
749
			boot_error = 1;
750
			if (*trampoline_status == 0xA5A5A5A5)
751
				/* trampoline started but...? */
752
				pr_err("CPU%d: Stuck ??\n", cpu);
753 754
			else
				/* trampoline code not run */
755
				pr_err("CPU%d: Not responding\n", cpu);
756 757
			if (apic->inquire_remote_apic)
				apic->inquire_remote_apic(apicid);
758 759
		}
	}
760

761 762
	if (boot_error) {
		/* Try to put things back the way they were before ... */
763
		numa_remove_cpu(cpu); /* was set by numa_add_cpu */
764 765 766 767 768 769 770 771

		/* was set by do_boot_cpu() */
		cpumask_clear_cpu(cpu, cpu_callout_mask);

		/* was set by cpu_init() */
		cpumask_clear_cpu(cpu, cpu_initialized_mask);

		set_cpu_present(cpu, false);
772 773 774 775
		per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
	}

	/* mark "stuck" area as not stuck */
776
	*trampoline_status = 0;
777

778 779 780 781 782 783
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
784 785 786
	return boot_error;
}

787
int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
788
{
789
	int apicid = apic->cpu_present_to_apicid(cpu);
790 791 792 793 794
	unsigned long flags;
	int err;

	WARN_ON(irqs_disabled());

795
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
796 797

	if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
798
	    !physid_isset(apicid, phys_cpu_present_map) ||
799
	    !apic->apic_id_valid(apicid)) {
800
		pr_err("%s: bad cpu %d\n", __func__, cpu);
801 802 803 804 805 806
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
807
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
808
		pr_debug("do_boot_cpu %d Already started\n", cpu);
809 810 811 812 813 814 815 816 817 818 819
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

	per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;

820
	err = do_boot_cpu(apicid, cpu, tidle);
821
	if (err) {
822
		pr_debug("do_boot_cpu failed %d\n", err);
823
		return -EIO;
824 825 826 827 828 829 830 831 832 833
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

834
	while (!cpu_online(cpu)) {
835 836 837 838 839 840 841
		cpu_relax();
		touch_nmi_watchdog();
	}

	return 0;
}

842 843 844 845 846 847 848 849
/**
 * arch_disable_smp_support() - disables SMP support for x86 at runtime
 */
void arch_disable_smp_support(void)
{
	disable_ioapic_support();
}

850 851 852 853 854 855 856
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
857 858
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
859
	smpboot_clear_io_apic_irqs();
860

861
	if (smp_found_config)
862
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
863
	else
864
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
865 866
	cpumask_set_cpu(0, cpu_sibling_mask(0));
	cpumask_set_cpu(0, cpu_core_mask(0));
867 868 869 870 871 872 873
}

/*
 * Various sanity checks.
 */
static int __init smp_sanity_check(unsigned max_cpus)
{
J
Jack Steiner 已提交
874
	preempt_disable();
875

876
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
877 878 879 880
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

881 882
		pr_warn("More than 8 CPUs detected - skipping them\n"
			"Use CONFIG_X86_BIGSMP\n");
883 884 885 886

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
887
				set_cpu_present(cpu, false);
888 889 890 891 892 893
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
894
				set_cpu_possible(cpu, false);
895 896 897 898 899 900 901
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

902
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
903
		pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
M
Michael Tokarev 已提交
904 905
			hard_smp_processor_id());

906 907 908 909 910 911 912 913
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * If we couldn't find an SMP configuration at boot time,
	 * get out of here now!
	 */
	if (!smp_found_config && !acpi_lapic) {
J
Jack Steiner 已提交
914
		preempt_enable();
915
		pr_notice("SMP motherboard not detected\n");
916 917
		disable_smp();
		if (APIC_init_uniprocessor())
918
			pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
919 920 921 922 923 924 925
		return -1;
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
926
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
927 928
		pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
			  boot_cpu_physical_apicid);
929 930
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
931
	preempt_enable();
932 933 934 935 936 937

	/*
	 * If we couldn't find a local APIC, then get out of here now!
	 */
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
	    !cpu_has_apic) {
938 939 940
		if (!disable_apic) {
			pr_err("BIOS bug, local APIC #%d not detected!...\n",
				boot_cpu_physical_apicid);
941
			pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
942
		}
943
		smpboot_clear_io_apic();
944
		disable_ioapic_support();
945 946 947 948 949 950 951 952 953
		return -1;
	}

	verify_local_APIC();

	/*
	 * If SMP should be disabled, then really disable it!
	 */
	if (!max_cpus) {
954
		pr_info("SMP mode deactivated\n");
955
		smpboot_clear_io_apic();
956

957 958
		connect_bsp_APIC();
		setup_local_APIC();
959
		bsp_end_local_APIC_setup();
960 961 962 963 964 965 966 967 968 969 970
		return -1;
	}

	return 0;
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

971
	for_each_possible_cpu(i) {
972 973
		c = &cpu_data(i);
		/* mark all to hotplug */
974
		c->cpu_index = nr_cpu_ids;
975 976 977 978 979 980 981 982 983
	}
}

/*
 * Prepare for SMP bootup.  The MP table or ACPI has been read
 * earlier.  Just do some sanity checking here and enable APIC mode.
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
984 985
	unsigned int i;

986
	preempt_disable();
987
	smp_cpu_index_default();
988

989 990 991 992
	/*
	 * Setup boot CPU information
	 */
	smp_store_cpu_info(0); /* Final full version of the data */
993 994
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
	mb();
995

996
	current_thread_info()->cpu = 0;  /* needed? */
997
	for_each_possible_cpu(i) {
998 999
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1000
		zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1001
	}
1002 1003
	set_cpu_sibling_map(0);

1004

1005
	if (smp_sanity_check(max_cpus) < 0) {
1006
		pr_info("SMP disabled\n");
1007
		disable_smp();
1008
		goto out;
1009 1010
	}

1011 1012
	default_setup_apic_routing();

J
Jack Steiner 已提交
1013
	preempt_disable();
1014
	if (read_apic_id() != boot_cpu_physical_apicid) {
1015
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1016
		     read_apic_id(), boot_cpu_physical_apicid);
1017 1018
		/* Or can we switch back to PIC here? */
	}
J
Jack Steiner 已提交
1019
	preempt_enable();
1020 1021

	connect_bsp_APIC();
1022

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	/*
	 * Switch from PIC to APIC mode.
	 */
	setup_local_APIC();

	/*
	 * Enable IO APIC before setting up error vector
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
1033

1034
	bsp_end_local_APIC_setup();
1035

1036 1037
	if (apic->setup_portio_remap)
		apic->setup_portio_remap();
1038 1039 1040 1041 1042 1043

	smpboot_setup_io_apic();
	/*
	 * Set up local APIC timer on boot CPU.
	 */

1044
	pr_info("CPU%d: ", 0);
1045
	print_cpu_info(&cpu_data(0));
1046
	x86_init.timers.setup_percpu_clockev();
1047 1048 1049

	if (is_uv_system())
		uv_system_init();
1050 1051

	set_mtrr_aps_delayed_init();
1052 1053
out:
	preempt_enable();
1054
}
1055

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
void arch_disable_nonboot_cpus_begin(void)
{
	/*
	 * Avoid the smp alternatives switch during the disable_nonboot_cpus().
	 * In the suspend path, we will be back in the SMP mode shortly anyways.
	 */
	skip_smp_alternatives = true;
}

void arch_disable_nonboot_cpus_end(void)
{
	skip_smp_alternatives = false;
}

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1080 1081 1082 1083 1084 1085
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1086
	switch_to_new_gdt(me);
1087 1088
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1089 1090 1091
	per_cpu(cpu_state, me) = CPU_ONLINE;
}

1092 1093
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1094
	pr_debug("Boot done\n");
1095

D
Don Zickus 已提交
1096
	nmi_selftest();
1097 1098 1099 1100
	impress_friends();
#ifdef CONFIG_X86_IO_APIC
	setup_ioapic_dest();
#endif
1101
	mtrr_aps_init();
1102 1103
}

1104 1105 1106 1107 1108 1109 1110 1111 1112
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1113
/*
1114
 * cpu_possible_mask should be static, it cannot change as cpu's
1115 1116 1117
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1118
 * cpu_present_mask on the other hand can change dynamically.
1119 1120 1121 1122 1123 1124
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1125
 * - The user can overwrite it with possible_cpus=NUM
1126 1127 1128 1129 1130 1131
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1132
	int i, possible;
1133

1134 1135 1136 1137
	/* no processor from mptable or madt */
	if (!num_processors)
		num_processors = 1;

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1149 1150
		possible = setup_possible_cpus;

1151 1152
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1153 1154
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1155
		pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1156 1157
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1158
	}
1159

1160 1161 1162 1163
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
1164
		pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1165 1166 1167 1168
			possible, setup_max_cpus);
		possible = i;
	}

1169
	pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1170 1171 1172
		possible, max_t(int, possible - num_processors, 0));

	for (i = 0; i < possible; i++)
1173
		set_cpu_possible(i, true);
1174 1175
	for (; i < NR_CPUS; i++)
		set_cpu_possible(i, false);
1176 1177

	nr_cpu_ids = possible;
1178
}
1179

1180 1181 1182 1183 1184 1185 1186
#ifdef CONFIG_HOTPLUG_CPU

static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1187 1188
	for_each_cpu(sibling, cpu_core_mask(cpu)) {
		cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1189 1190 1191
		/*/
		 * last thread sibling in this cpu core going down
		 */
1192
		if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1193 1194 1195
			cpu_data(sibling).booted_cores--;
	}

1196 1197 1198 1199
	for_each_cpu(sibling, cpu_sibling_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
	cpumask_clear(cpu_sibling_mask(cpu));
	cpumask_clear(cpu_core_mask(cpu));
1200 1201
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1202
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1203 1204
}

1205 1206
static void __ref remove_cpu_from_maps(int cpu)
{
1207 1208 1209
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1210
	/* was set by cpu_init() */
1211
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1212
	numa_remove_cpu(cpu);
1213 1214
}

1215
void cpu_disable_common(void)
1216 1217 1218 1219 1220 1221
{
	int cpu = smp_processor_id();

	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1222
	lock_vector_lock();
1223
	remove_cpu_from_maps(cpu);
1224
	unlock_vector_lock();
1225
	fixup_irqs();
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
}

int native_cpu_disable(void)
{
	int cpu = smp_processor_id();

	/*
	 * Perhaps use cpufreq to drop frequency, but that could go
	 * into generic code.
	 *
	 * We won't take down the boot processor on i386 due to some
	 * interrupts only being able to be serviced by the BSP.
	 * Especially so if we're not using an IOAPIC	-zwane
	 */
	if (cpu == 0)
		return -EBUSY;

	clear_local_APIC();

	cpu_disable_common();
1246 1247 1248
	return 0;
}

1249
void native_cpu_die(unsigned int cpu)
1250 1251 1252 1253 1254 1255 1256
{
	/* We don't do anything here: idle task is faking death itself. */
	unsigned int i;

	for (i = 0; i < 10; i++) {
		/* They ack this in play_dead by setting CPU_DEAD */
		if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1257 1258 1259
			if (system_state == SYSTEM_RUNNING)
				pr_info("CPU %u is now offline\n", cpu);

1260 1261 1262 1263 1264 1265
			if (1 == num_online_cpus())
				alternatives_smp_switch(0);
			return;
		}
		msleep(100);
	}
1266
	pr_err("CPU %u didn't die...\n", cpu);
1267
}
1268 1269 1270 1271 1272

void play_dead_common(void)
{
	idle_task_exit();
	reset_lazy_tlbstate();
1273
	amd_e400_remove_cpu(raw_smp_processor_id());
1274 1275 1276

	mb();
	/* Ack it */
T
Tejun Heo 已提交
1277
	__this_cpu_write(cpu_state, CPU_DEAD);
1278 1279 1280 1281 1282 1283 1284

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
/*
 * We need to flush the caches before going to sleep, lest we have
 * dirty data in our caches when we come back up.
 */
static inline void mwait_play_dead(void)
{
	unsigned int eax, ebx, ecx, edx;
	unsigned int highest_cstate = 0;
	unsigned int highest_subcstate = 0;
	int i;
1295
	void *mwait_ptr;
1296
	struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
1297

1298
	if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
1299
		return;
1300
	if (!this_cpu_has(X86_FEATURE_CLFLSH))
1301
		return;
1302
	if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		return;

	eax = CPUID_MWAIT_LEAF;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	/*
	 * eax will be 0 if EDX enumeration is not valid.
	 * Initialized below to cstate, sub_cstate value when EDX is valid.
	 */
	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
		eax = 0;
	} else {
		edx >>= MWAIT_SUBSTATE_SIZE;
		for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
			if (edx & MWAIT_SUBSTATE_MASK) {
				highest_cstate = i;
				highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
			}
		}
		eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
			(highest_subcstate - 1);
	}

1327 1328 1329 1330 1331 1332 1333
	/*
	 * This should be a memory location in a cache line which is
	 * unlikely to be touched by other processors.  The actual
	 * content is immaterial as it is not actually modified in any way.
	 */
	mwait_ptr = &current_thread_info()->flags;

1334 1335
	wbinvd();

1336
	while (1) {
1337 1338 1339 1340 1341 1342 1343 1344 1345
		/*
		 * The CLFLUSH is a workaround for erratum AAI65 for
		 * the Xeon 7400 series.  It's not clear it is actually
		 * needed, but it should be harmless in either case.
		 * The WBINVD is insufficient due to the spurious-wakeup
		 * case where we return around the loop.
		 */
		clflush(mwait_ptr);
		__monitor(mwait_ptr, 0, 0);
1346 1347 1348 1349 1350 1351 1352
		mb();
		__mwait(eax, 0);
	}
}

static inline void hlt_play_dead(void)
{
1353
	if (__this_cpu_read(cpu_info.x86) >= 4)
1354 1355
		wbinvd();

1356 1357 1358 1359 1360
	while (1) {
		native_halt();
	}
}

1361 1362 1363
void native_play_dead(void)
{
	play_dead_common();
1364
	tboot_shutdown(TB_SHUTDOWN_WFS);
1365 1366

	mwait_play_dead();	/* Only returns on failure */
1367 1368
	if (cpuidle_play_dead())
		hlt_play_dead();
1369 1370
}

1371
#else /* ... !CONFIG_HOTPLUG_CPU */
1372
int native_cpu_disable(void)
1373 1374 1375 1376
{
	return -ENOSYS;
}

1377
void native_cpu_die(unsigned int cpu)
1378 1379 1380 1381
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1382 1383 1384 1385 1386 1387

void native_play_dead(void)
{
	BUG();
}

1388
#endif