time.c 4.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Carsten Langgaard, carstenl@mips.com
 * Copyright (C) 1999,2000 MIPS Technologies, Inc.  All rights reserved.
 *
 *  This program is free software; you can distribute it and/or modify it
 *  under the terms of the GNU General Public License (Version 2) as
 *  published by the Free Software Foundation.
 *
 *  This program is distributed in the hope it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 *  for more details.
 *
 *  You should have received a copy of the GNU General Public License along
 *  with this program; if not, write to the Free Software Foundation, Inc.,
 *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
 *
 * Setting up the clock on the MIPS boards.
 */

#include <linux/types.h>
#include <linux/init.h>
#include <linux/kernel_stat.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/time.h>
#include <linux/timex.h>
#include <linux/mc146818rtc.h>

#include <asm/mipsregs.h>
32
#include <asm/mipsmtregs.h>
33
#include <asm/hardirq.h>
34
#include <asm/i8253.h>
35
#include <asm/irq.h>
L
Linus Torvalds 已提交
36 37 38 39
#include <asm/div64.h>
#include <asm/cpu.h>
#include <asm/time.h>
#include <asm/mc146818-time.h>
40
#include <asm/msc01_ic.h>
L
Linus Torvalds 已提交
41 42 43

#include <asm/mips-boards/generic.h>
#include <asm/mips-boards/prom.h>
44 45 46 47 48

#ifdef CONFIG_MIPS_ATLAS
#include <asm/mips-boards/atlasint.h>
#endif
#ifdef CONFIG_MIPS_MALTA
49
#include <asm/mips-boards/maltaint.h>
50
#endif
A
Atsushi Nemoto 已提交
51 52 53
#ifdef CONFIG_MIPS_SEAD
#include <asm/mips-boards/seadint.h>
#endif
L
Linus Torvalds 已提交
54 55 56

unsigned long cpu_khz;

57
static int mips_cpu_timer_irq;
58
extern int cp0_perfcount_irq;
L
Linus Torvalds 已提交
59

60
static void mips_timer_dispatch(void)
L
Linus Torvalds 已提交
61
{
62
	do_IRQ(mips_cpu_timer_irq);
63 64
}

65 66
static void mips_perf_dispatch(void)
{
67
	do_IRQ(cp0_perfcount_irq);
68 69
}

L
Linus Torvalds 已提交
70
/*
71
 * Estimate CPU frequency.  Sets mips_hpt_frequency as a side-effect
L
Linus Torvalds 已提交
72 73 74 75 76 77
 */
static unsigned int __init estimate_cpu_frequency(void)
{
	unsigned int prid = read_c0_prid() & 0xffff00;
	unsigned int count;

78
#if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
L
Linus Torvalds 已提交
79 80 81 82 83
	/*
	 * The SEAD board doesn't have a real time clock, so we can't
	 * really calculate the timer frequency
	 * For now we hardwire the SEAD board frequency to 12MHz.
	 */
84

L
Linus Torvalds 已提交
85 86 87 88 89 90 91
	if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
	    (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
		count = 12000000;
	else
		count = 6000000;
#endif
#if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
R
Ralf Baechle 已提交
92
	unsigned long flags;
93
	unsigned int start;
L
Linus Torvalds 已提交
94 95 96 97 98 99 100 101

	local_irq_save(flags);

	/* Start counter exactly on falling edge of update flag */
	while (CMOS_READ(RTC_REG_A) & RTC_UIP);
	while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));

	/* Start r4k counter. */
102
	start = read_c0_count();
L
Linus Torvalds 已提交
103 104 105 106 107

	/* Read counter exactly on falling edge of update flag */
	while (CMOS_READ(RTC_REG_A) & RTC_UIP);
	while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));

108
	count = read_c0_count() - start;
L
Linus Torvalds 已提交
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

	/* restore interrupts */
	local_irq_restore(flags);
#endif

	mips_hpt_frequency = count;
	if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
	    (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
		count *= 2;

	count += 5000;    /* round */
	count -= count%10000;

	return count;
}

125
unsigned long read_persistent_clock(void)
L
Linus Torvalds 已提交
126 127 128 129
{
	return mc146818_get_cmos_time();
}

130
void __init plat_perf_setup(void)
131
{
132
	cp0_perfcount_irq = -1;
133

A
Atsushi Nemoto 已提交
134
#ifdef MSC01E_INT_BASE
135
	if (cpu_has_veic) {
136
		set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
137
		cp0_perfcount_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
A
Atsushi Nemoto 已提交
138 139
	} else
#endif
140 141 142
	if (cp0_perfcount_irq >= 0) {
		if (cpu_has_vint)
			set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
143
#ifdef CONFIG_SMP
144
		set_irq_handler(cp0_perfcount_irq, handle_percpu_irq);
145
#endif
146
	}
147
}
148

149
unsigned int __cpuinit get_c0_compare_int(void)
150
{
151
#ifdef MSC01E_INT_BASE
152
	if (cpu_has_veic) {
153
		set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
154
		mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
155
	} else
156 157
#endif
	{
158
		if (cpu_has_vint)
159 160
			set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
		mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
161
	}
162

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	return mips_cpu_timer_irq;
}

void __init plat_time_init(void)
{
	unsigned int est_freq;

        /* Set Data mode - binary. */
        CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);

	est_freq = estimate_cpu_frequency();

	printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
	       (est_freq%1000000)*100/1000000);

        cpu_khz = est_freq / 1000;

	mips_scroll_message();
#ifdef CONFIG_I8253		/* Only Malta has a PIT */
	setup_pit_timer();
R
Ralf Baechle 已提交
183
#endif
184

185
	plat_perf_setup();
L
Linus Torvalds 已提交
186
}