cpu_errata.c 12.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Contains CPU specific errata definitions
 *
 * Copyright (C) 2014 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <linux/types.h>
#include <asm/cpu.h>
#include <asm/cputype.h>
#include <asm/cpufeature.h>

24
static bool __maybe_unused
25
is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
26
{
27 28 29
	const struct arm64_midr_revidr *fix;
	u32 midr = read_cpuid_id(), revidr;

30
	WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
31
	if (!is_midr_in_range(midr, &entry->midr_range))
32 33 34 35 36 37 38 39 40
		return false;

	midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
	revidr = read_cpuid(REVIDR_EL1);
	for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
		if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
			return false;

	return true;
41 42
}

43 44 45 46 47 48 49 50 51 52 53
static bool __maybe_unused
is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
{
	u32 model;

	WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());

	model = read_cpuid_id();
	model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
		 MIDR_ARCHITECTURE_MASK;

54
	return model == entry->midr_range.model;
55 56
}

57 58 59 60 61 62 63 64 65
static bool
has_mismatched_cache_line_size(const struct arm64_cpu_capabilities *entry,
				int scope)
{
	WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
	return (read_cpuid_cachetype() & arm64_ftr_reg_ctrel0.strict_mask) !=
		(arm64_ftr_reg_ctrel0.sys_val & arm64_ftr_reg_ctrel0.strict_mask);
}

66 67
static void
cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
68 69 70 71 72
{
	/* Clear SCTLR_EL1.UCT */
	config_sctlr_el1(SCTLR_EL1_UCT, 0);
}

73 74 75 76 77 78 79
#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
#include <asm/mmu_context.h>
#include <asm/cacheflush.h>

DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);

#ifdef CONFIG_KVM
80 81
extern char __qcom_hyp_sanitize_link_stack_start[];
extern char __qcom_hyp_sanitize_link_stack_end[];
82 83 84 85
extern char __smccc_workaround_1_smc_start[];
extern char __smccc_workaround_1_smc_end[];
extern char __smccc_workaround_1_hvc_start[];
extern char __smccc_workaround_1_hvc_end[];
86

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
				const char *hyp_vecs_end)
{
	void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
	int i;

	for (i = 0; i < SZ_2K; i += 0x80)
		memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);

	flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
}

static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
				      const char *hyp_vecs_start,
				      const char *hyp_vecs_end)
{
	static int last_slot = -1;
	static DEFINE_SPINLOCK(bp_lock);
	int cpu, slot = -1;

	spin_lock(&bp_lock);
	for_each_possible_cpu(cpu) {
		if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
			slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
			break;
		}
	}

	if (slot == -1) {
		last_slot++;
		BUG_ON(((__bp_harden_hyp_vecs_end - __bp_harden_hyp_vecs_start)
			/ SZ_2K) <= last_slot);
		slot = last_slot;
		__copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
	}

	__this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
	__this_cpu_write(bp_hardening_data.fn, fn);
	spin_unlock(&bp_lock);
}
#else
128 129
#define __qcom_hyp_sanitize_link_stack_start	NULL
#define __qcom_hyp_sanitize_link_stack_end	NULL
130 131 132 133
#define __smccc_workaround_1_smc_start		NULL
#define __smccc_workaround_1_smc_end		NULL
#define __smccc_workaround_1_hvc_start		NULL
#define __smccc_workaround_1_hvc_end		NULL
134

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
				      const char *hyp_vecs_start,
				      const char *hyp_vecs_end)
{
	__this_cpu_write(bp_hardening_data.fn, fn);
}
#endif	/* CONFIG_KVM */

static void  install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
				     bp_hardening_cb_t fn,
				     const char *hyp_vecs_start,
				     const char *hyp_vecs_end)
{
	u64 pfr0;

	if (!entry->matches(entry, SCOPE_LOCAL_CPU))
		return;

	pfr0 = read_cpuid(ID_AA64PFR0_EL1);
	if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
		return;

	__install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
}
159

160 161
#include <uapi/linux/psci.h>
#include <linux/arm-smccc.h>
162 163
#include <linux/psci.h>

164 165 166 167 168 169 170 171 172 173
static void call_smc_arch_workaround_1(void)
{
	arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
}

static void call_hvc_arch_workaround_1(void)
{
	arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
}

174 175
static void
enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
176 177 178 179 180 181
{
	bp_hardening_cb_t cb;
	void *smccc_start, *smccc_end;
	struct arm_smccc_res res;

	if (!entry->matches(entry, SCOPE_LOCAL_CPU))
182
		return;
183 184

	if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
185
		return;
186 187 188 189 190 191

	switch (psci_ops.conduit) {
	case PSCI_CONDUIT_HVC:
		arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
				  ARM_SMCCC_ARCH_WORKAROUND_1, &res);
		if (res.a0)
192
			return;
193 194 195 196 197 198 199 200 201
		cb = call_hvc_arch_workaround_1;
		smccc_start = __smccc_workaround_1_hvc_start;
		smccc_end = __smccc_workaround_1_hvc_end;
		break;

	case PSCI_CONDUIT_SMC:
		arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
				  ARM_SMCCC_ARCH_WORKAROUND_1, &res);
		if (res.a0)
202
			return;
203 204 205 206 207 208
		cb = call_smc_arch_workaround_1;
		smccc_start = __smccc_workaround_1_smc_start;
		smccc_end = __smccc_workaround_1_smc_end;
		break;

	default:
209
		return;
210 211 212 213
	}

	install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);

214
	return;
215
}
216 217 218 219 220 221 222 223 224 225 226 227 228

static void qcom_link_stack_sanitization(void)
{
	u64 tmp;

	asm volatile("mov	%0, x30		\n"
		     ".rept	16		\n"
		     "bl	. + 4		\n"
		     ".endr			\n"
		     "mov	x30, %0		\n"
		     : "=&r" (tmp));
}

229 230
static void
qcom_enable_link_stack_sanitization(const struct arm64_cpu_capabilities *entry)
231 232 233 234 235
{
	install_bp_hardening_cb(entry, qcom_link_stack_sanitization,
				__qcom_hyp_sanitize_link_stack_start,
				__qcom_hyp_sanitize_link_stack_end);
}
236 237
#endif	/* CONFIG_HARDEN_BRANCH_PREDICTOR */

238 239
#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)	\
	.matches = is_affected_midr_range,			\
240
	.midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
241 242 243

#define CAP_MIDR_ALL_VERSIONS(model)					\
	.matches = is_affected_midr_range,				\
244
	.midr_range = MIDR_ALL_VERSIONS(model)
245

246 247 248
#define MIDR_FIXED(rev, revidr_mask) \
	.fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max)		\
	.type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,				\
	CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)

/* Errata affecting a range of revisions of  given model variant */
#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max)	 \
	ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)

/* Errata affecting a single variant/revision of a model */
#define ERRATA_MIDR_REV(model, var, rev)	\
	ERRATA_MIDR_RANGE(model, var, rev, var, rev)

/* Errata affecting all variants/revisions of a given a model */
#define ERRATA_MIDR_ALL_VERSIONS(model)				\
	.type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,			\
	CAP_MIDR_ALL_VERSIONS(model)

266
const struct arm64_cpu_capabilities arm64_errata[] = {
267 268 269
#if	defined(CONFIG_ARM64_ERRATUM_826319) || \
	defined(CONFIG_ARM64_ERRATUM_827319) || \
	defined(CONFIG_ARM64_ERRATUM_824069)
270 271 272 273
	{
	/* Cortex-A53 r0p[012] */
		.desc = "ARM errata 826319, 827319, 824069",
		.capability = ARM64_WORKAROUND_CLEAN_CACHE,
274
		ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
275
		.cpu_enable = cpu_enable_cache_maint_trap,
276
	},
277 278 279 280 281 282
#endif
#ifdef CONFIG_ARM64_ERRATUM_819472
	{
	/* Cortex-A53 r0p[01] */
		.desc = "ARM errata 819472",
		.capability = ARM64_WORKAROUND_CLEAN_CACHE,
283
		ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
284
		.cpu_enable = cpu_enable_cache_maint_trap,
285 286 287
	},
#endif
#ifdef CONFIG_ARM64_ERRATUM_832075
288
	{
289 290 291
	/* Cortex-A57 r0p0 - r1p2 */
		.desc = "ARM erratum 832075",
		.capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
292 293 294
		ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
				  0, 0,
				  1, 2),
295
	},
296
#endif
297 298 299 300 301
#ifdef CONFIG_ARM64_ERRATUM_834220
	{
	/* Cortex-A57 r0p0 - r1p2 */
		.desc = "ARM erratum 834220",
		.capability = ARM64_WORKAROUND_834220,
302 303 304
		ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
				  0, 0,
				  1, 2),
305 306
	},
#endif
307 308 309 310 311
#ifdef CONFIG_ARM64_ERRATUM_843419
	{
	/* Cortex-A53 r0p[01234] */
		.desc = "ARM erratum 843419",
		.capability = ARM64_WORKAROUND_843419,
312
		ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
313 314 315
		MIDR_FIXED(0x4, BIT(8)),
	},
#endif
316 317 318 319 320
#ifdef CONFIG_ARM64_ERRATUM_845719
	{
	/* Cortex-A53 r0p[01234] */
		.desc = "ARM erratum 845719",
		.capability = ARM64_WORKAROUND_845719,
321
		ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
322
	},
323 324 325 326 327 328
#endif
#ifdef CONFIG_CAVIUM_ERRATUM_23154
	{
	/* Cavium ThunderX, pass 1.x */
		.desc = "Cavium erratum 23154",
		.capability = ARM64_WORKAROUND_CAVIUM_23154,
329
		ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
330
	},
331 332 333 334 335 336
#endif
#ifdef CONFIG_CAVIUM_ERRATUM_27456
	{
	/* Cavium ThunderX, T88 pass 1.x - 2.1 */
		.desc = "Cavium erratum 27456",
		.capability = ARM64_WORKAROUND_CAVIUM_27456,
337 338 339
		ERRATA_MIDR_RANGE(MIDR_THUNDERX,
				  0, 0,
				  1, 1),
340
	},
341 342 343 344
	{
	/* Cavium ThunderX, T81 pass 1.0 */
		.desc = "Cavium erratum 27456",
		.capability = ARM64_WORKAROUND_CAVIUM_27456,
345
		ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
346
	},
347 348 349 350 351 352
#endif
#ifdef CONFIG_CAVIUM_ERRATUM_30115
	{
	/* Cavium ThunderX, T88 pass 1.x - 2.2 */
		.desc = "Cavium erratum 30115",
		.capability = ARM64_WORKAROUND_CAVIUM_30115,
353 354 355
		ERRATA_MIDR_RANGE(MIDR_THUNDERX,
				      0, 0,
				      1, 2),
356 357 358 359 360
	},
	{
	/* Cavium ThunderX, T81 pass 1.0 - 1.2 */
		.desc = "Cavium erratum 30115",
		.capability = ARM64_WORKAROUND_CAVIUM_30115,
361
		ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
362 363 364 365 366
	},
	{
	/* Cavium ThunderX, T83 pass 1.0 */
		.desc = "Cavium erratum 30115",
		.capability = ARM64_WORKAROUND_CAVIUM_30115,
367
		ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
368
	},
369
#endif
370 371 372 373
	{
		.desc = "Mismatched cache line size",
		.capability = ARM64_MISMATCHED_CACHE_LINE_SIZE,
		.matches = has_mismatched_cache_line_size,
374
		.type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
375
		.cpu_enable = cpu_enable_trap_ctr_access,
376
	},
377 378 379 380
#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
	{
		.desc = "Qualcomm Technologies Falkor erratum 1003",
		.capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
381
		ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
382
	},
383 384 385
	{
		.desc = "Qualcomm Technologies Kryo erratum 1003",
		.capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
386
		.type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
387
		.midr_range.model = MIDR_QCOM_KRYO,
388 389
		.matches = is_kryo_midr,
	},
390
#endif
391 392 393 394
#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
	{
		.desc = "Qualcomm Technologies Falkor erratum 1009",
		.capability = ARM64_WORKAROUND_REPEAT_TLBI,
395
		ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
396
	},
397 398 399 400 401 402
#endif
#ifdef CONFIG_ARM64_ERRATUM_858921
	{
	/* Cortex-A73 all versions */
		.desc = "ARM erratum 858921",
		.capability = ARM64_WORKAROUND_858921,
403
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
404
	},
405 406 407 408
#endif
#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
409
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
410
		.cpu_enable = enable_smccc_arch_workaround_1,
411 412 413
	},
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
414
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
415
		.cpu_enable = enable_smccc_arch_workaround_1,
416 417 418
	},
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
419
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
420
		.cpu_enable = enable_smccc_arch_workaround_1,
421 422 423
	},
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
424
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
425
		.cpu_enable = enable_smccc_arch_workaround_1,
426
	},
427 428
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
429
		ERRATA_MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
430
		.cpu_enable = qcom_enable_link_stack_sanitization,
431 432 433
	},
	{
		.capability = ARM64_HARDEN_BP_POST_GUEST_EXIT,
434
		ERRATA_MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
435
	},
436 437
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
438
		ERRATA_MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
439
		.cpu_enable = qcom_enable_link_stack_sanitization,
440 441 442
	},
	{
		.capability = ARM64_HARDEN_BP_POST_GUEST_EXIT,
443
		ERRATA_MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
444
	},
445 446
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
447
		ERRATA_MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
448
		.cpu_enable = enable_smccc_arch_workaround_1,
449 450 451
	},
	{
		.capability = ARM64_HARDEN_BRANCH_PREDICTOR,
452
		ERRATA_MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
453
		.cpu_enable = enable_smccc_arch_workaround_1,
454
	},
455
#endif
456
	{
457
	}
458
};