pnx4008_wdt.c 8.3 KB
Newer Older
1 2 3 4 5 6
/*
 * drivers/char/watchdog/pnx4008_wdt.c
 *
 * Watchdog driver for PNX4008 board
 *
 * Authors: Dmitry Chigirev <source@mvista.com>,
7
 *	    Vitaly Wool <vitalywool@gmail.com>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 * Based on sa1100 driver,
 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
 *
 * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
 * the terms of the GNU General Public License version 2. This program
 * is licensed "as is" without any warranty of any kind, whether express
 * or implied.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/fs.h>
#include <linux/miscdevice.h>
#include <linux/watchdog.h>
#include <linux/init.h>
#include <linux/bitops.h>
#include <linux/ioport.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
30
#include <linux/spinlock.h>
31 32
#include <linux/uaccess.h>
#include <linux/io.h>
33
#include <linux/slab.h>
34
#include <mach/hardware.h>
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

#define MODULE_NAME "PNX4008-WDT: "

/* WatchDog Timer - Chapter 23 Page 207 */

#define DEFAULT_HEARTBEAT 19
#define MAX_HEARTBEAT     60

/* Watchdog timer register set definition */
#define WDTIM_INT(p)     ((p) + 0x0)
#define WDTIM_CTRL(p)    ((p) + 0x4)
#define WDTIM_COUNTER(p) ((p) + 0x8)
#define WDTIM_MCTRL(p)   ((p) + 0xC)
#define WDTIM_MATCH0(p)  ((p) + 0x10)
#define WDTIM_EMR(p)     ((p) + 0x14)
#define WDTIM_PULSE(p)   ((p) + 0x18)
#define WDTIM_RES(p)     ((p) + 0x1C)

/* WDTIM_INT bit definitions */
#define MATCH_INT      1

/* WDTIM_CTRL bit definitions */
#define COUNT_ENAB     1
58 59
#define RESET_COUNT    (1 << 1)
#define DEBUG_EN       (1 << 2)
60 61 62 63

/* WDTIM_MCTRL bit definitions */
#define MR0_INT        1
#undef  RESET_COUNT0
64 65 66 67 68 69
#define RESET_COUNT0   (1 << 2)
#define STOP_COUNT0    (1 << 2)
#define M_RES1         (1 << 3)
#define M_RES2         (1 << 4)
#define RESFRC1        (1 << 5)
#define RESFRC2        (1 << 6)
70 71 72

/* WDTIM_EMR bit definitions */
#define EXT_MATCH0      1
73
#define MATCH_OUTPUT_HIGH (2 << 4)	/*a MATCH_CTRL setting */
74 75 76 77 78 79

/* WDTIM_RES bit definitions */
#define WDOG_RESET      1	/* read only */

#define WDOG_COUNTER_RATE 13000000	/*the counter clock is 13 MHz fixed */

80
static int nowayout = WATCHDOG_NOWAYOUT;
81 82
static int heartbeat = DEFAULT_HEARTBEAT;

83
static DEFINE_SPINLOCK(io_lock);
84 85 86 87 88 89 90 91 92 93 94 95 96 97
static unsigned long wdt_status;
#define WDT_IN_USE        0
#define WDT_OK_TO_CLOSE   1
#define WDT_REGION_INITED 2
#define WDT_DEVICE_INITED 3

static unsigned long boot_status;

static struct resource	*wdt_mem;
static void __iomem	*wdt_base;
struct clk		*wdt_clk;

static void wdt_enable(void)
{
98 99
	spin_lock(&io_lock);

100 101 102
	/* stop counter, initiate counter reset */
	__raw_writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
	/*wait for reset to complete. 100% guarantee event */
V
Vitaly Wool 已提交
103 104
	while (__raw_readl(WDTIM_COUNTER(wdt_base)))
		cpu_relax();
105 106 107 108 109 110 111 112 113 114 115 116
	/* internal and external reset, stop after that */
	__raw_writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0,
		WDTIM_MCTRL(wdt_base));
	/* configure match output */
	__raw_writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
	/* clear interrupt, just in case */
	__raw_writel(MATCH_INT, WDTIM_INT(wdt_base));
	/* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
	__raw_writel(0xFFFF, WDTIM_PULSE(wdt_base));
	__raw_writel(heartbeat * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
	/*enable counter, stop when debugger active */
	__raw_writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
117 118

	spin_unlock(&io_lock);
119 120 121 122
}

static void wdt_disable(void)
{
123 124
	spin_lock(&io_lock);

125
	__raw_writel(0, WDTIM_CTRL(wdt_base));	/*stop counter */
126 127

	spin_unlock(&io_lock);
128 129 130 131
}

static int pnx4008_wdt_open(struct inode *inode, struct file *file)
{
132 133
	int ret;

134 135 136 137 138
	if (test_and_set_bit(WDT_IN_USE, &wdt_status))
		return -EBUSY;

	clear_bit(WDT_OK_TO_CLOSE, &wdt_status);

139 140 141 142 143 144
	ret = clk_enable(wdt_clk);
	if (ret) {
		clear_bit(WDT_IN_USE, &wdt_status);
		return ret;
	}

145 146 147 148 149
	wdt_enable();

	return nonseekable_open(inode, file);
}

150 151
static ssize_t pnx4008_wdt_write(struct file *file, const char *data,
					size_t len, loff_t *ppos)
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
{
	if (len) {
		if (!nowayout) {
			size_t i;

			clear_bit(WDT_OK_TO_CLOSE, &wdt_status);

			for (i = 0; i != len; i++) {
				char c;

				if (get_user(c, data + i))
					return -EFAULT;
				if (c == 'V')
					set_bit(WDT_OK_TO_CLOSE, &wdt_status);
			}
		}
		wdt_enable();
	}

	return len;
}

174
static const struct watchdog_info ident = {
175 176 177 178 179
	.options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
	    WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
	.identity = "PNX4008 Watchdog",
};

180 181
static long pnx4008_wdt_ioctl(struct file *file, unsigned int cmd,
				unsigned long arg)
182
{
183
	int ret = -ENOTTY;
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	int time;

	switch (cmd) {
	case WDIOC_GETSUPPORT:
		ret = copy_to_user((struct watchdog_info *)arg, &ident,
				   sizeof(ident)) ? -EFAULT : 0;
		break;

	case WDIOC_GETSTATUS:
		ret = put_user(0, (int *)arg);
		break;

	case WDIOC_GETBOOTSTATUS:
		ret = put_user(boot_status, (int *)arg);
		break;

200 201 202 203 204
	case WDIOC_KEEPALIVE:
		wdt_enable();
		ret = 0;
		break;

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	case WDIOC_SETTIMEOUT:
		ret = get_user(time, (int *)arg);
		if (ret)
			break;

		if (time <= 0 || time > MAX_HEARTBEAT) {
			ret = -EINVAL;
			break;
		}

		heartbeat = time;
		wdt_enable();
		/* Fall through */

	case WDIOC_GETTIMEOUT:
		ret = put_user(heartbeat, (int *)arg);
		break;
	}
	return ret;
}

static int pnx4008_wdt_release(struct inode *inode, struct file *file)
{
	if (!test_bit(WDT_OK_TO_CLOSE, &wdt_status))
M
Masanari Iida 已提交
229
		printk(KERN_WARNING "WATCHDOG: Device closed unexpectedly\n");
230 231

	wdt_disable();
232
	clk_disable(wdt_clk);
233 234 235 236 237 238
	clear_bit(WDT_IN_USE, &wdt_status);
	clear_bit(WDT_OK_TO_CLOSE, &wdt_status);

	return 0;
}

239
static const struct file_operations pnx4008_wdt_fops = {
240 241 242
	.owner = THIS_MODULE,
	.llseek = no_llseek,
	.write = pnx4008_wdt_write,
243
	.unlocked_ioctl = pnx4008_wdt_ioctl,
244 245 246 247 248 249 250 251 252 253
	.open = pnx4008_wdt_open,
	.release = pnx4008_wdt_release,
};

static struct miscdevice pnx4008_wdt_miscdev = {
	.minor = WATCHDOG_MINOR,
	.name = "watchdog",
	.fops = &pnx4008_wdt_fops,
};

254
static int __devinit pnx4008_wdt_probe(struct platform_device *pdev)
255 256 257 258 259 260 261 262 263
{
	int ret = 0, size;

	if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
		heartbeat = DEFAULT_HEARTBEAT;

	printk(KERN_INFO MODULE_NAME
		"PNX4008 Watchdog Timer: heartbeat %d sec\n", heartbeat);

264 265
	wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (wdt_mem == NULL) {
266 267 268 269 270
		printk(KERN_INFO MODULE_NAME
			"failed to get memory region resouce\n");
		return -ENOENT;
	}

271
	size = resource_size(wdt_mem);
272

273
	if (!request_mem_region(wdt_mem->start, size, pdev->name)) {
274 275 276
		printk(KERN_INFO MODULE_NAME "failed to get memory region\n");
		return -ENOENT;
	}
277
	wdt_base = (void __iomem *)IO_ADDRESS(wdt_mem->start);
278

279
	wdt_clk = clk_get(&pdev->dev, NULL);
280 281
	if (IS_ERR(wdt_clk)) {
		ret = PTR_ERR(wdt_clk);
282 283
		release_mem_region(wdt_mem->start, size);
		wdt_mem = NULL;
284
		goto out;
285 286 287 288
	}

	ret = clk_enable(wdt_clk);
	if (ret) {
289 290 291
		release_mem_region(wdt_mem->start, size);
		wdt_mem = NULL;
		clk_put(wdt_clk);
292 293
		goto out;
	}
294 295 296 297

	ret = misc_register(&pnx4008_wdt_miscdev);
	if (ret < 0) {
		printk(KERN_ERR MODULE_NAME "cannot register misc device\n");
298 299
		release_mem_region(wdt_mem->start, size);
		wdt_mem = NULL;
300 301
		clk_disable(wdt_clk);
		clk_put(wdt_clk);
302 303 304 305
	} else {
		boot_status = (__raw_readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
		    WDIOF_CARDRESET : 0;
		wdt_disable();		/*disable for now */
306
		clk_disable(wdt_clk);
307 308 309 310 311 312 313
		set_bit(WDT_DEVICE_INITED, &wdt_status);
	}

out:
	return ret;
}

314
static int __devexit pnx4008_wdt_remove(struct platform_device *pdev)
315
{
316
	misc_deregister(&pnx4008_wdt_miscdev);
317 318 319 320

	clk_disable(wdt_clk);
	clk_put(wdt_clk);

321
	if (wdt_mem) {
322
		release_mem_region(wdt_mem->start, resource_size(wdt_mem));
323 324
		wdt_mem = NULL;
	}
325 326 327 328 329
	return 0;
}

static struct platform_driver platform_wdt_driver = {
	.driver = {
330
		.name = "pnx4008-watchdog",
331
		.owner	= THIS_MODULE,
332 333
	},
	.probe = pnx4008_wdt_probe,
334
	.remove = __devexit_p(pnx4008_wdt_remove),
335 336
};

337
module_platform_driver(platform_wdt_driver);
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353

MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
MODULE_DESCRIPTION("PNX4008 Watchdog Driver");

module_param(heartbeat, int, 0);
MODULE_PARM_DESC(heartbeat,
		 "Watchdog heartbeat period in seconds from 1 to "
		 __MODULE_STRING(MAX_HEARTBEAT) ", default "
		 __MODULE_STRING(DEFAULT_HEARTBEAT));

module_param(nowayout, int, 0);
MODULE_PARM_DESC(nowayout,
		 "Set to 1 to keep watchdog running after device release");

MODULE_LICENSE("GPL");
MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
354
MODULE_ALIAS("platform:pnx4008-watchdog");