radeon_drv.c 22.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/**
 * \file radeon_drv.c
 * ATI Radeon driver
 *
 * \author Gareth Hughes <gareth@valinux.com>
 */

/*
 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

32 33
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
L
Linus Torvalds 已提交
34 35
#include "radeon_drv.h"

36
#include <drm/drm_pciids.h>
37
#include <linux/console.h>
38
#include <linux/module.h>
39 40
#include <linux/pm_runtime.h>
#include <linux/vga_switcheroo.h>
A
Al Viro 已提交
41
#include <linux/compat.h>
D
Daniel Vetter 已提交
42
#include <drm/drm_gem.h>
43
#include <drm/drm_fb_helper.h>
D
Daniel Vetter 已提交
44

45
#include <drm/drm_crtc_helper.h>
46

47 48
/*
 * KMS wrapper.
49 50
 * - 2.0.0 - initial interface
 * - 2.1.0 - add square tiling interface
51
 * - 2.2.0 - add r6xx/r7xx const buffer support
52
 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
53
 * - 2.4.0 - add crtc id query
54
 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
55
 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
56
 *   2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
57
 *   2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
58
 *   2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
59 60
 *   2.10.0 - fusion 2D tiling
 *   2.11.0 - backend map, initial compute support for the CS checker
61
 *   2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
62
 *   2.13.0 - virtual memory support, streamout
63
 *   2.14.0 - add evergreen tiling informations
64
 *   2.15.0 - add max_pipes query
65
 *   2.16.0 - fix evergreen 2D tiled surface calculation
66
 *   2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
67
 *   2.18.0 - r600-eg: allow "invalid" DB formats
68
 *   2.19.0 - r600-eg: MSAA textures
69
 *   2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
70
 *   2.21.0 - r600-r700: FMASK and CMASK
71
 *   2.22.0 - r600 only: RESOLVE_BOX allowed
72
 *   2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
73
 *   2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
74
 *   2.25.0 - eg+: new info request for num SE and num SH
75
 *   2.26.0 - r600-eg: fix htile size computation
76
 *   2.27.0 - r600-SI: Add CS ioctl support for async DMA
77
 *   2.28.0 - r600-eg: Add MEM_WRITE packet support
78
 *   2.29.0 - R500 FP16 color clear registers
79
 *   2.30.0 - fix for FMASK texturing
80
 *   2.31.0 - Add fastfb support for rs690
81
 *   2.32.0 - new info request for rings working
82
 *   2.33.0 - Add SI tiling mode array query
83
 *   2.34.0 - Add CIK tiling mode array query
84
 *   2.35.0 - Add CIK macrotile mode array query
85
 *   2.36.0 - Fix CIK DCE tiling setup
86
 *   2.37.0 - allow GS ring setup on r6xx/r7xx
87 88
 *   2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
 *            CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
89
 *   2.39.0 - Add INFO query for number of active CUs
90
 *   2.40.0 - Add RADEON_GEM_GTT_WC/UC, flush HDP cache before submitting
91
 *            CS to GPU on >= r600
92
 *   2.41.0 - evergreen/cayman: Add SET_BASE/DRAW_INDIRECT command parsing support
93
 *   2.42.0 - Add VCE/VUI (Video Usability Information) support
94
 *   2.43.0 - RADEON_INFO_GPU_RESET_COUNTER
95
 *   2.44.0 - SET_APPEND_CNT packet3 support
96
 *   2.45.0 - Allow setting shader registers using DMA/COPY packet3 on SI
97
 *   2.46.0 - Add PFP_SYNC_ME support on evergreen
98
 *   2.47.0 - Add UVD_NO_OP register support
99
 *   2.48.0 - TA_CS_BC_BASE_ADDR allowed on SI
100
 *   2.49.0 - DRM_RADEON_GEM_INFO ioctl returns correct vram_size/visible values
101
 *   2.50.0 - Allows unaligned shader loads on CIK. (needed by OpenGL)
102 103
 */
#define KMS_DRIVER_MAJOR	2
104
#define KMS_DRIVER_MINOR	50
105 106
#define KMS_DRIVER_PATCHLEVEL	0
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
107
void radeon_driver_unload_kms(struct drm_device *dev);
108 109 110 111
void radeon_driver_lastclose_kms(struct drm_device *dev);
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
112 113
int radeon_suspend_kms(struct drm_device *dev, bool suspend,
		       bool fbcon, bool freeze);
114
int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
115 116 117
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
int radeon_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
void radeon_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
118 119 120
void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
D
Daniel Vetter 已提交
121
irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
122
void radeon_gem_object_free(struct drm_gem_object *obj);
123 124 125 126
int radeon_gem_object_open(struct drm_gem_object *obj,
				struct drm_file *file_priv);
void radeon_gem_object_close(struct drm_gem_object *obj,
				struct drm_file *file_priv);
127 128 129
struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
					struct drm_gem_object *gobj,
					int flags);
130 131
extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int crtc,
				      unsigned int flags, int *vpos, int *hpos,
132 133
				      ktime_t *stime, ktime_t *etime,
				      const struct drm_display_mode *mode);
134
extern bool radeon_is_px(struct drm_device *dev);
R
Rob Clark 已提交
135
extern const struct drm_ioctl_desc radeon_ioctls_kms[];
136 137
extern int radeon_max_kms_ioctl;
int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
138 139 140 141 142 143
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
A
Aaron Plattner 已提交
144 145
struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
146
							struct dma_buf_attachment *,
A
Aaron Plattner 已提交
147 148
							struct sg_table *sg);
int radeon_gem_prime_pin(struct drm_gem_object *obj);
149
void radeon_gem_prime_unpin(struct drm_gem_object *obj);
150
struct reservation_object *radeon_gem_prime_res_obj(struct drm_gem_object *);
A
Aaron Plattner 已提交
151 152
void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
153

154 155 156 157
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void radeon_register_atpx_handler(void);
void radeon_unregister_atpx_handler(void);
158
bool radeon_has_atpx_dgpu_power_cntl(void);
159
bool radeon_is_atpx_hybrid(void);
160 161 162
#else
static inline void radeon_register_atpx_handler(void) {}
static inline void radeon_unregister_atpx_handler(void) {}
163
static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
164
static inline bool radeon_is_atpx_hybrid(void) { return false; }
165
#endif
L
Linus Torvalds 已提交
166

167
int radeon_no_wb;
168
int radeon_modeset = -1;
169 170
int radeon_dynclks = -1;
int radeon_r4xx_atom = 0;
171 172 173 174
#ifdef __powerpc__
/* Default to PCI on PowerPC (fdo #95017) */
int radeon_agpmode = -1;
#else
175
int radeon_agpmode = 0;
176
#endif
177
int radeon_vram_limit = 0;
178
int radeon_gart_size = -1; /* auto */
179
int radeon_benchmarking = 0;
180
int radeon_testing = 0;
181
int radeon_connector_table = 0;
182
int radeon_tv = 1;
A
Alex Deucher 已提交
183
int radeon_audio = -1;
184
int radeon_disp_priority = 0;
185
int radeon_hw_i2c = 0;
186
int radeon_pcie_gen2 = -1;
187
int radeon_msi = -1;
188
int radeon_lockup_timeout = 10000;
189
int radeon_fastfb = 0;
190
int radeon_dpm = -1;
191
int radeon_aspm = -1;
192
int radeon_runtime_pm = -1;
193
int radeon_hard_reset = 0;
194 195
int radeon_vm_size = 8;
int radeon_vm_block_size = -1;
196
int radeon_deep_color = 0;
197
int radeon_use_pflipirq = 2;
198
int radeon_bapm = -1;
199
int radeon_backlight = -1;
200
int radeon_auxch = -1;
201
int radeon_mst = 0;
202
int radeon_uvd = 1;
203
int radeon_vce = 1;
204

205
MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
206 207
module_param_named(no_wb, radeon_no_wb, int, 0444);

208 209 210 211 212 213 214 215 216
MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
module_param_named(modeset, radeon_modeset, int, 0400);

MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
module_param_named(dynclks, radeon_dynclks, int, 0444);

MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);

217
MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
218 219 220 221 222
module_param_named(vramlimit, radeon_vram_limit, int, 0600);

MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
module_param_named(agpmode, radeon_agpmode, int, 0444);

223
MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
224 225 226 227 228
module_param_named(gartsize, radeon_gart_size, int, 0600);

MODULE_PARM_DESC(benchmark, "Run benchmark");
module_param_named(benchmark, radeon_benchmarking, int, 0444);

229 230 231
MODULE_PARM_DESC(test, "Run tests");
module_param_named(test, radeon_testing, int, 0444);

232 233
MODULE_PARM_DESC(connector_table, "Force connector table");
module_param_named(connector_table, radeon_connector_table, int, 0444);
234 235 236

MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
module_param_named(tv, radeon_tv, int, 0444);
237

A
Alex Deucher 已提交
238
MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
239 240
module_param_named(audio, radeon_audio, int, 0444);

241 242 243
MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
module_param_named(disp_priority, radeon_disp_priority, int, 0444);

244 245 246
MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);

247
MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
248 249
module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);

250 251 252
MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(msi, radeon_msi, int, 0444);

253
MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 10000 = 10 seconds, 0 = disable)");
254 255
module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);

256 257 258
MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
module_param_named(fastfb, radeon_fastfb, int, 0444);

259 260 261
MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(dpm, radeon_dpm, int, 0444);

262 263 264
MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(aspm, radeon_aspm, int, 0444);

265 266 267
MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
module_param_named(runpm, radeon_runtime_pm, int, 0444);

268 269 270
MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
module_param_named(hard_reset, radeon_hard_reset, int, 0444);

271
MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
272 273
module_param_named(vm_size, radeon_vm_size, int, 0444);

274
MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
275 276
module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);

277 278 279
MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
module_param_named(deep_color, radeon_deep_color, int, 0444);

280 281 282
MODULE_PARM_DESC(use_pflipirq, "Pflip irqs for pageflip completion (0 = disable, 1 = as fallback, 2 = exclusive (default))");
module_param_named(use_pflipirq, radeon_use_pflipirq, int, 0444);

283 284 285
MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(bapm, radeon_bapm, int, 0444);

286 287 288
MODULE_PARM_DESC(backlight, "backlight support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(backlight, radeon_backlight, int, 0444);

289 290 291
MODULE_PARM_DESC(auxch, "Use native auxch experimental support (1 = enable, 0 = disable, -1 = auto)");
module_param_named(auxch, radeon_auxch, int, 0444);

292 293 294
MODULE_PARM_DESC(mst, "DisplayPort MST experimental support (1 = enable, 0 = disable)");
module_param_named(mst, radeon_mst, int, 0444);

295 296 297
MODULE_PARM_DESC(uvd, "uvd enable/disable uvd support (1 = enable, 0 = disable)");
module_param_named(uvd, radeon_uvd, int, 0444);

298 299 300
MODULE_PARM_DESC(vce, "vce enable/disable vce support (1 = enable, 0 = disable)");
module_param_named(vce, radeon_vce, int, 0444);

301 302 303 304
int radeon_si_support = 1;
MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
module_param_named(si_support, radeon_si_support, int, 0444);

305 306
int radeon_cik_support = 1;
MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
307 308
module_param_named(cik_support, radeon_cik_support, int, 0444);

309 310 311 312 313 314
static struct pci_device_id pciidlist[] = {
	radeon_PCI_IDS
};

MODULE_DEVICE_TABLE(pci, pciidlist);

315 316
static struct drm_driver kms_driver;

317 318
bool radeon_device_is_virtual(void);

319
static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
320 321 322 323 324
{
	struct apertures_struct *ap;
	bool primary = false;

	ap = alloc_apertures(1);
325 326 327
	if (!ap)
		return -ENOMEM;

328 329 330 331 332 333
	ap->ranges[0].base = pci_resource_start(pdev, 0);
	ap->ranges[0].size = pci_resource_len(pdev, 0);

#ifdef CONFIG_X86
	primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
#endif
334
	drm_fb_helper_remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
335
	kfree(ap);
336 337

	return 0;
338 339
}

340 341
static int radeon_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *ent)
342
{
343
	unsigned long flags = 0;
344 345
	int ret;

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	if (!ent)
		return -ENODEV; /* Avoid NULL-ptr deref in drm_get_pci_dev */

	flags = ent->driver_data;

	if (!radeon_si_support) {
		switch (flags & RADEON_FAMILY_MASK) {
		case CHIP_TAHITI:
		case CHIP_PITCAIRN:
		case CHIP_VERDE:
		case CHIP_OLAND:
		case CHIP_HAINAN:
			dev_info(&pdev->dev,
				 "SI support disabled by module param\n");
			return -ENODEV;
		}
	}
	if (!radeon_cik_support) {
		switch (flags & RADEON_FAMILY_MASK) {
		case CHIP_KAVERI:
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
		case CHIP_KABINI:
		case CHIP_MULLINS:
			dev_info(&pdev->dev,
				 "CIK support disabled by module param\n");
			return -ENODEV;
		}
	}

376
	if (vga_switcheroo_client_probe_defer(pdev))
377 378
		return -EPROBE_DEFER;

379
	/* Get rid of things like offb */
380 381 382
	ret = radeon_kick_out_firmware_fb(pdev);
	if (ret)
		return ret;
383

384
	return drm_get_pci_dev(pdev, ent, &kms_driver);
385 386 387 388 389 390 391 392 393 394
}

static void
radeon_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

395 396 397
static void
radeon_pci_shutdown(struct pci_dev *pdev)
{
K
KyleMahlkuch 已提交
398 399
	struct drm_device *ddev = pci_get_drvdata(pdev);

400
	/* if we are running in a VM, make sure the device
401
	 * torn down properly on reboot/shutdown
402
	 */
403 404
	if (radeon_device_is_virtual())
		radeon_pci_remove(pdev);
K
KyleMahlkuch 已提交
405 406 407 408 409 410

	/* Some adapters need to be suspended before a
	* shutdown occurs in order to prevent an error
	* during kexec.
	*/
	radeon_suspend_kms(ddev, true, true, false);
411 412
}

D
Dave Airlie 已提交
413
static int radeon_pmops_suspend(struct device *dev)
414
{
D
Dave Airlie 已提交
415 416
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
417
	return radeon_suspend_kms(drm_dev, true, true, false);
418 419
}

D
Dave Airlie 已提交
420
static int radeon_pmops_resume(struct device *dev)
421
{
D
Dave Airlie 已提交
422 423
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
424 425 426 427 428 429 430 431

	/* GPU comes up enabled by the bios on resume */
	if (radeon_is_px(drm_dev)) {
		pm_runtime_disable(dev);
		pm_runtime_set_active(dev);
		pm_runtime_enable(dev);
	}

432
	return radeon_resume_kms(drm_dev, true, true);
D
Dave Airlie 已提交
433 434 435 436 437 438
}

static int radeon_pmops_freeze(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
439
	return radeon_suspend_kms(drm_dev, false, true, true);
440 441
}

D
Dave Airlie 已提交
442 443 444 445
static int radeon_pmops_thaw(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
446 447 448 449 450 451 452 453 454
	return radeon_resume_kms(drm_dev, false, true);
}

static int radeon_pmops_runtime_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int ret;

455
	if (!radeon_is_px(drm_dev)) {
456 457 458
		pm_runtime_forbid(dev);
		return -EBUSY;
	}
459

460 461 462
	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
	drm_kms_helper_poll_disable(drm_dev);

463
	ret = radeon_suspend_kms(drm_dev, false, false, false);
464 465
	pci_save_state(pdev);
	pci_disable_device(pdev);
466
	pci_ignore_hotplug(pdev);
467 468
	if (radeon_is_atpx_hybrid())
		pci_set_power_state(pdev, PCI_D3cold);
469
	else if (!radeon_has_atpx_dgpu_power_cntl())
470
		pci_set_power_state(pdev, PCI_D3hot);
471 472 473 474 475 476 477 478 479 480 481
	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;

	return 0;
}

static int radeon_pmops_runtime_resume(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int ret;

482
	if (!radeon_is_px(drm_dev))
483 484
		return -EINVAL;

485 486
	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

487 488 489
	if (radeon_is_atpx_hybrid() ||
	    !radeon_has_atpx_dgpu_power_cntl())
		pci_set_power_state(pdev, PCI_D0);
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	pci_restore_state(pdev);
	ret = pci_enable_device(pdev);
	if (ret)
		return ret;
	pci_set_master(pdev);

	ret = radeon_resume_kms(drm_dev, false, false);
	drm_kms_helper_poll_enable(drm_dev);
	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
	return 0;
}

static int radeon_pmops_runtime_idle(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	struct drm_crtc *crtc;

508
	if (!radeon_is_px(drm_dev)) {
509
		pm_runtime_forbid(dev);
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
		return -EBUSY;
	}

	list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
		if (crtc->enabled) {
			DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
			return -EBUSY;
		}
	}

	pm_runtime_mark_last_busy(dev);
	pm_runtime_autosuspend(dev);
	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
	return 1;
}

long radeon_drm_ioctl(struct file *filp,
		      unsigned int cmd, unsigned long arg)
{
	struct drm_file *file_priv = filp->private_data;
	struct drm_device *dev;
	long ret;
	dev = file_priv->minor->dev;
	ret = pm_runtime_get_sync(dev->dev);
	if (ret < 0)
		return ret;

	ret = drm_ioctl(filp, cmd, arg);
	
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
	return ret;
D
Dave Airlie 已提交
542 543
}

A
Al Viro 已提交
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
#ifdef CONFIG_COMPAT
static long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
{
	unsigned int nr = DRM_IOCTL_NR(cmd);
	int ret;

	if (nr < DRM_COMMAND_BASE)
		return drm_compat_ioctl(filp, cmd, arg);

	ret = radeon_drm_ioctl(filp, cmd, arg);

	return ret;
}
#endif

D
Dave Airlie 已提交
559 560 561 562 563 564 565
static const struct dev_pm_ops radeon_pm_ops = {
	.suspend = radeon_pmops_suspend,
	.resume = radeon_pmops_resume,
	.freeze = radeon_pmops_freeze,
	.thaw = radeon_pmops_thaw,
	.poweroff = radeon_pmops_freeze,
	.restore = radeon_pmops_resume,
566 567 568
	.runtime_suspend = radeon_pmops_runtime_suspend,
	.runtime_resume = radeon_pmops_runtime_resume,
	.runtime_idle = radeon_pmops_runtime_idle,
D
Dave Airlie 已提交
569 570
};

571 572 573 574
static const struct file_operations radeon_driver_kms_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
575
	.unlocked_ioctl = radeon_drm_ioctl,
576 577 578 579 580 581 582 583
	.mmap = radeon_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = radeon_kms_compat_ioctl,
#endif
};

584 585 586 587 588 589 590 591 592 593
static bool
radeon_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
				 bool in_vblank_irq, int *vpos, int *hpos,
				 ktime_t *stime, ktime_t *etime,
				 const struct drm_display_mode *mode)
{
	return radeon_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
					  stime, etime, mode);
}

594 595
static struct drm_driver kms_driver = {
	.driver_features =
596
	    DRIVER_USE_AGP |
597
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
598
	    DRIVER_PRIME | DRIVER_RENDER,
599 600 601 602 603 604 605 606
	.load = radeon_driver_load_kms,
	.open = radeon_driver_open_kms,
	.postclose = radeon_driver_postclose_kms,
	.lastclose = radeon_driver_lastclose_kms,
	.unload = radeon_driver_unload_kms,
	.get_vblank_counter = radeon_get_vblank_counter_kms,
	.enable_vblank = radeon_enable_vblank_kms,
	.disable_vblank = radeon_disable_vblank_kms,
607 608
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = radeon_get_crtc_scanout_position,
609 610 611 612 613
	.irq_preinstall = radeon_driver_irq_preinstall_kms,
	.irq_postinstall = radeon_driver_irq_postinstall_kms,
	.irq_uninstall = radeon_driver_irq_uninstall_kms,
	.irq_handler = radeon_driver_irq_handler_kms,
	.ioctls = radeon_ioctls_kms,
614
	.gem_free_object_unlocked = radeon_gem_object_free,
615 616
	.gem_open_object = radeon_gem_object_open,
	.gem_close_object = radeon_gem_object_close,
617 618
	.dumb_create = radeon_mode_dumb_create,
	.dumb_map_offset = radeon_mode_dumb_mmap,
619
	.fops = &radeon_driver_kms_fops,
620 621 622

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
623
	.gem_prime_export = radeon_gem_prime_export,
A
Aaron Plattner 已提交
624 625
	.gem_prime_import = drm_gem_prime_import,
	.gem_prime_pin = radeon_gem_prime_pin,
626
	.gem_prime_unpin = radeon_gem_prime_unpin,
627
	.gem_prime_res_obj = radeon_gem_prime_res_obj,
A
Aaron Plattner 已提交
628 629 630 631
	.gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
	.gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
	.gem_prime_vmap = radeon_gem_prime_vmap,
	.gem_prime_vunmap = radeon_gem_prime_vunmap,
632

633 634 635 636 637 638 639 640 641
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = KMS_DRIVER_MAJOR,
	.minor = KMS_DRIVER_MINOR,
	.patchlevel = KMS_DRIVER_PATCHLEVEL,
};

static struct drm_driver *driver;
642 643 644 645 646 647 648
static struct pci_driver *pdriver;

static struct pci_driver radeon_kms_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = radeon_pci_probe,
	.remove = radeon_pci_remove,
649
	.shutdown = radeon_pci_shutdown,
D
Dave Airlie 已提交
650
	.driver.pm = &radeon_pm_ops,
651
};
652

L
Linus Torvalds 已提交
653 654
static int __init radeon_init(void)
{
655 656 657 658 659 660 661 662
	if (vgacon_text_force() && radeon_modeset == -1) {
		DRM_INFO("VGACON disable radeon kernel modesetting.\n");
		radeon_modeset = 0;
	}
	/* set to modesetting by default if not nomodeset */
	if (radeon_modeset == -1)
		radeon_modeset = 1;

663 664 665
	if (radeon_modeset == 1) {
		DRM_INFO("radeon kernel modesetting enabled.\n");
		driver = &kms_driver;
666
		pdriver = &radeon_kms_pci_driver;
667 668
		driver->driver_features |= DRIVER_MODESET;
		driver->num_ioctls = radeon_max_kms_ioctl;
669
		radeon_register_atpx_handler();
670 671 672 673

	} else {
		DRM_ERROR("No UMS support in radeon module!\n");
		return -EINVAL;
674
	}
675

676
	return pci_register_driver(pdriver);
L
Linus Torvalds 已提交
677 678 679 680
}

static void __exit radeon_exit(void)
{
681
	pci_unregister_driver(pdriver);
682
	radeon_unregister_atpx_handler();
L
Linus Torvalds 已提交
683 684
}

685
module_init(radeon_init);
L
Linus Torvalds 已提交
686 687
module_exit(radeon_exit);

D
Dave Airlie 已提交
688 689
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
690
MODULE_LICENSE("GPL and additional rights");