sun6i-a31.dtsi 24.7 KB
Newer Older
1 2 3 4 5
/*
 * Copyright 2013 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
6 7 8 9
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
10
 *
M
Maxime Ripard 已提交
11
 *  a) This file is free software; you can redistribute it and/or
12 13 14 15
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
M
Maxime Ripard 已提交
16
 *     This file is distributed in the hope that it will be useful,
17 18 19 20 21
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 *     You should have received a copy of the GNU General Public
M
Maxime Ripard 已提交
22
 *     License along with this file; if not, write to the Free
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
 *     Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
 *     MA 02110-1301 USA
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
48 49
 */

50
#include "skeleton.dtsi"
51

52 53
#include <dt-bindings/interrupt-controller/arm-gic.h>

54 55
#include <dt-bindings/pinctrl/sun4i-a10.h>

56 57 58
/ {
	interrupt-parent = <&gic>;

59 60 61 62 63 64 65
	aliases {
		serial0 = &uart0;
		serial1 = &uart1;
		serial2 = &uart2;
		serial3 = &uart3;
		serial4 = &uart4;
		serial5 = &uart5;
66
		ethernet0 = &gmac;
67 68
	};

H
Hans de Goede 已提交
69 70 71 72 73
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

74 75 76
		framebuffer@0 {
			compatible = "allwinner,simple-framebuffer", "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0-hdmi";
77
			clocks = <&pll6 0>;
H
Hans de Goede 已提交
78 79
			status = "disabled";
		};
80 81 82 83 84 85 86 87

		framebuffer@1 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_be0-lcd0";
			clocks = <&pll6 0>;
			status = "disabled";
		};
H
Hans de Goede 已提交
88
	};
89

90
	cpus {
91
		enable-method = "allwinner,sun6i-a31";
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a7";
			device_type = "cpu";
			reg = <3>;
		};
	};

	memory {
		reg = <0x40000000 0x80000000>;
	};

124 125
	pmu {
		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
126 127 128 129
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
130 131
	};

132 133
	clocks {
		#address-cells = <1>;
134 135
		#size-cells = <1>;
		ranges;
136

137
		osc24M: osc24M {
138 139 140 141
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <24000000>;
		};
142

143
		osc32k: clk@0 {
144 145 146
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
147
			clock-output-names = "osc32k";
148 149
		};

150
		pll1: clk@01c20000 {
151 152 153 154
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-pll1-clk";
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
155
			clock-output-names = "pll1";
156 157
		};

158
		pll6: clk@01c20028 {
159
			#clock-cells = <1>;
160 161 162
			compatible = "allwinner,sun6i-a31-pll6-clk";
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
163
			clock-output-names = "pll6", "pll6x2";
164 165 166 167
		};

		cpu: cpu@01c20050 {
			#clock-cells = <0>;
168
			compatible = "allwinner,sun4i-a10-cpu-clk";
169 170 171 172 173 174 175 176 177
			reg = <0x01c20050 0x4>;

			/*
			 * PLL1 is listed twice here.
			 * While it looks suspicious, it's actually documented
			 * that way both in the datasheet and in the code from
			 * Allwinner.
			 */
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
178
			clock-output-names = "cpu";
179 180 181 182
		};

		axi: axi@01c20050 {
			#clock-cells = <0>;
183
			compatible = "allwinner,sun4i-a10-axi-clk";
184 185
			reg = <0x01c20050 0x4>;
			clocks = <&cpu>;
186
			clock-output-names = "axi";
187 188 189 190 191 192
		};

		ahb1_mux: ahb1_mux@01c20054 {
			#clock-cells = <0>;
			compatible = "allwinner,sun6i-a31-ahb1-mux-clk";
			reg = <0x01c20054 0x4>;
193
			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
194
			clock-output-names = "ahb1_mux";
195 196 197 198
		};

		ahb1: ahb1@01c20054 {
			#clock-cells = <0>;
199
			compatible = "allwinner,sun4i-a10-ahb-clk";
200 201
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1_mux>;
202
			clock-output-names = "ahb1";
203 204
		};

205
		ahb1_gates: clk@01c20060 {
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
			reg = <0x01c20060 0x8>;
			clocks = <&ahb1>;
			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
					"ahb1_nand0", "ahb1_sdram",
					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
					"ahb1_ehci1", "ahb1_ohci0",
					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
					"ahb1_drc0", "ahb1_drc1";
		};

		apb1: apb1@01c20054 {
			#clock-cells = <0>;
228
			compatible = "allwinner,sun4i-a10-apb0-clk";
229 230
			reg = <0x01c20054 0x4>;
			clocks = <&ahb1>;
231
			clock-output-names = "apb1";
232 233
		};

234
		apb1_gates: clk@01c20068 {
235 236 237 238 239 240 241 242 243
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
			reg = <0x01c20068 0x4>;
			clocks = <&apb1>;
			clock-output-names = "apb1_codec", "apb1_digital_mic",
					"apb1_pio", "apb1_daudio0",
					"apb1_daudio1";
		};

244
		apb2: clk@01c20058 {
245
			#clock-cells = <0>;
246
			compatible = "allwinner,sun4i-a10-apb1-clk";
247
			reg = <0x01c20058 0x4>;
248
			clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
249
			clock-output-names = "apb2";
250 251
		};

252
		apb2_gates: clk@01c2006c {
253 254
			#clock-cells = <1>;
			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
255
			reg = <0x01c2006c 0x4>;
256 257 258 259 260 261
			clocks = <&apb2>;
			clock-output-names = "apb2_i2c0", "apb2_i2c1",
					"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
					"apb2_uart1", "apb2_uart2", "apb2_uart3",
					"apb2_uart4", "apb2_uart5";
		};
262

H
Hans de Goede 已提交
263 264 265 266
		mmc0_clk: clk@01c20088 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod0-clk";
			reg = <0x01c20088 0x4>;
267
			clocks = <&osc24M>, <&pll6 0>;
H
Hans de Goede 已提交
268 269 270 271 272 273 274
			clock-output-names = "mmc0";
		};

		mmc1_clk: clk@01c2008c {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod0-clk";
			reg = <0x01c2008c 0x4>;
275
			clocks = <&osc24M>, <&pll6 0>;
H
Hans de Goede 已提交
276 277 278 279 280 281 282
			clock-output-names = "mmc1";
		};

		mmc2_clk: clk@01c20090 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod0-clk";
			reg = <0x01c20090 0x4>;
283
			clocks = <&osc24M>, <&pll6 0>;
H
Hans de Goede 已提交
284 285 286 287 288 289 290
			clock-output-names = "mmc2";
		};

		mmc3_clk: clk@01c20094 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod0-clk";
			reg = <0x01c20094 0x4>;
291
			clocks = <&osc24M>, <&pll6 0>;
H
Hans de Goede 已提交
292 293 294
			clock-output-names = "mmc3";
		};

295 296
		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
297
			compatible = "allwinner,sun4i-a10-mod0-clk";
298
			reg = <0x01c200a0 0x4>;
299
			clocks = <&osc24M>, <&pll6 0>;
300 301 302 303 304
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
305
			compatible = "allwinner,sun4i-a10-mod0-clk";
306
			reg = <0x01c200a4 0x4>;
307
			clocks = <&osc24M>, <&pll6 0>;
308 309 310 311 312
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
313
			compatible = "allwinner,sun4i-a10-mod0-clk";
314
			reg = <0x01c200a8 0x4>;
315
			clocks = <&osc24M>, <&pll6 0>;
316 317 318 319 320
			clock-output-names = "spi2";
		};

		spi3_clk: clk@01c200ac {
			#clock-cells = <0>;
321
			compatible = "allwinner,sun4i-a10-mod0-clk";
322
			reg = <0x01c200ac 0x4>;
323
			clocks = <&osc24M>, <&pll6 0>;
324 325
			clock-output-names = "spi3";
		};
326 327 328 329 330 331 332 333 334 335 336

		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
		        #reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
					     "usb_ohci0", "usb_ohci1",
					     "usb_ohci2";
		};
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364

		/*
		 * The following two are dummy clocks, placeholders used in the gmac_tx
		 * clock. The gmac driver will choose one parent depending on the PHY
		 * interface mode, using clk_set_rate auto-reparenting.
		 * The actual TX clock rate is not controlled by the gmac_tx clock.
		 */
		mii_phy_tx_clk: clk@1 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <25000000>;
			clock-output-names = "mii_phy_tx";
		};

		gmac_int_tx_clk: clk@2 {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <125000000>;
			clock-output-names = "gmac_int_tx";
		};

		gmac_tx_clk: clk@01c200d0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun7i-a20-gmac-clk";
			reg = <0x01c200d0 0x4>;
			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
			clock-output-names = "gmac_tx";
		};
365 366 367 368 369 370 371 372
	};

	soc@01c00000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

373 374 375
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun6i-a31-dma";
			reg = <0x01c02000 0x1000>;
376
			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
377 378 379
			clocks = <&ahb1_gates 6>;
			resets = <&ahb1_rst 6>;
			#dma-cells = <1>;
380 381 382

			/* DMA controller requires AHB1 clocked from PLL6 */
			assigned-clocks = <&ahb1_mux>;
383
			assigned-clock-parents = <&pll6 0>;
384 385
		};

386 387 388 389 390 391 392
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c0f000 0x1000>;
			clocks = <&ahb1_gates 8>, <&mmc0_clk>;
			clock-names = "ahb", "mmc";
			resets = <&ahb1_rst 8>;
			reset-names = "ahb";
393
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
394 395 396 397 398 399 400 401 402 403
			status = "disabled";
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c10000 0x1000>;
			clocks = <&ahb1_gates 9>, <&mmc1_clk>;
			clock-names = "ahb", "mmc";
			resets = <&ahb1_rst 9>;
			reset-names = "ahb";
404
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
405 406 407 408 409 410 411 412 413 414
			status = "disabled";
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c11000 0x1000>;
			clocks = <&ahb1_gates 10>, <&mmc2_clk>;
			clock-names = "ahb", "mmc";
			resets = <&ahb1_rst 10>;
			reset-names = "ahb";
415
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
416 417 418 419 420 421 422 423 424 425
			status = "disabled";
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun5i-a13-mmc";
			reg = <0x01c12000 0x1000>;
			clocks = <&ahb1_gates 11>, <&mmc3_clk>;
			clock-names = "ahb", "mmc";
			resets = <&ahb1_rst 11>;
			reset-names = "ahb";
426
			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
427 428 429
			status = "disabled";
		};

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
		usbphy: phy@01c19400 {
			compatible = "allwinner,sun6i-a31-usb-phy";
			reg = <0x01c19400 0x10>,
			      <0x01c1a800 0x4>,
			      <0x01c1b800 0x4>;
			reg-names = "phy_ctrl",
				    "pmu1",
				    "pmu2";
			clocks = <&usb_clk 8>,
				 <&usb_clk 9>,
				 <&usb_clk 10>;
			clock-names = "usb0_phy",
				      "usb1_phy",
				      "usb2_phy";
			resets = <&usb_clk 0>,
				 <&usb_clk 1>,
				 <&usb_clk 2>;
			reset-names = "usb0_reset",
				      "usb1_reset",
				      "usb2_reset";
			status = "disabled";
			#phy-cells = <1>;
		};

		ehci0: usb@01c1a000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1a000 0x100>;
457
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
458 459 460 461 462 463 464 465 466 467
			clocks = <&ahb1_gates 26>;
			resets = <&ahb1_rst 26>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c1a400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1a400 0x100>;
468
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
469 470 471 472 473 474 475 476 477 478
			clocks = <&ahb1_gates 29>, <&usb_clk 16>;
			resets = <&ahb1_rst 29>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ehci1: usb@01c1b000 {
			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
			reg = <0x01c1b000 0x100>;
479
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
480 481 482 483 484 485 486 487 488 489
			clocks = <&ahb1_gates 27>;
			resets = <&ahb1_rst 27>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1b400 {
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1b400 0x100>;
490
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
491 492 493 494 495 496 497
			clocks = <&ahb1_gates 30>, <&usb_clk 17>;
			resets = <&ahb1_rst 30>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

M
Maxime Ripard 已提交
498
		ohci2: usb@01c1c400 {
499 500
			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
501
			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
502 503 504 505 506
			clocks = <&ahb1_gates 31>, <&usb_clk 18>;
			resets = <&ahb1_rst 31>;
			status = "disabled";
		};

507 508 509
		pio: pinctrl@01c20800 {
			compatible = "allwinner,sun6i-a31-pinctrl";
			reg = <0x01c20800 0x400>;
510 511 512 513
			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
514
			clocks = <&apb1_gates 5>;
515 516
			gpio-controller;
			interrupt-controller;
517
			#interrupt-cells = <2>;
518 519
			#size-cells = <0>;
			#gpio-cells = <3>;
520 521 522 523

			uart0_pins_a: uart0@0 {
				allwinner,pins = "PH20", "PH21";
				allwinner,function = "uart0";
524 525
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
526
			};
527 528 529 530

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PH14", "PH15";
				allwinner,function = "i2c0";
531 532
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
533 534 535 536 537
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PH16", "PH17";
				allwinner,function = "i2c1";
538 539
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
540 541 542 543 544
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PH18", "PH19";
				allwinner,function = "i2c2";
545 546
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
547
			};
548 549 550 551

			mmc0_pins_a: mmc0@0 {
				allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
				allwinner,function = "mmc0";
552 553
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
554
			};
555 556 557 558 559 560 561 562

			gmac_pins_mii_a: gmac_mii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA8", "PA9", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA26", "PA27";
				allwinner,function = "gmac";
563 564
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
			};

			gmac_pins_gmii_a: gmac_gmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA4", "PA5", "PA6", "PA7",
						"PA8", "PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14",	"PA15",
						"PA16", "PA17", "PA18", "PA19",
						"PA20", "PA21", "PA22", "PA23",
						"PA24", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in GMII mode run at 125MHz and
				 * might need a higher signal drive strength
				 */
580 581
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
582 583 584 585 586 587 588 589 590 591 592 593
			};

			gmac_pins_rgmii_a: gmac_rgmii@0 {
				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
						"PA9", "PA10", "PA11",
						"PA12", "PA13", "PA14", "PA19",
						"PA20", "PA25", "PA26", "PA27";
				allwinner,function = "gmac";
				/*
				 * data lines in RGMII mode use DDR mode
				 * and need a higher signal drive strength
				 */
594 595
				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
596
			};
597 598
		};

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
		ahb1_rst: reset@01c202c0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-ahb1-reset";
			reg = <0x01c202c0 0xc>;
		};

		apb1_rst: reset@01c202d0 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d0 0x4>;
		};

		apb2_rst: reset@01c202d8 {
			#reset-cells = <1>;
			compatible = "allwinner,sun6i-a31-clock-reset";
			reg = <0x01c202d8 0x4>;
		};

617
		timer@01c20c00 {
618
			compatible = "allwinner,sun4i-a10-timer";
619
			reg = <0x01c20c00 0xa0>;
620 621 622 623 624
			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
625
			clocks = <&osc24M>;
626 627 628
		};

		wdt1: watchdog@01c20ca0 {
629
			compatible = "allwinner,sun6i-a31-wdt";
630 631 632 633 634 635
			reg = <0x01c20ca0 0x20>;
		};

		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
636
			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
637 638
			reg-shift = <2>;
			reg-io-width = <4>;
639
			clocks = <&apb2_gates 16>;
640
			resets = <&apb2_rst 16>;
641 642
			dmas = <&dma 6>, <&dma 6>;
			dma-names = "rx", "tx";
643 644 645 646 647 648
			status = "disabled";
		};

		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
649
			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
650 651
			reg-shift = <2>;
			reg-io-width = <4>;
652
			clocks = <&apb2_gates 17>;
653
			resets = <&apb2_rst 17>;
654 655
			dmas = <&dma 7>, <&dma 7>;
			dma-names = "rx", "tx";
656 657 658 659 660 661
			status = "disabled";
		};

		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
662
			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
663 664
			reg-shift = <2>;
			reg-io-width = <4>;
665
			clocks = <&apb2_gates 18>;
666
			resets = <&apb2_rst 18>;
667 668
			dmas = <&dma 8>, <&dma 8>;
			dma-names = "rx", "tx";
669 670 671 672 673 674
			status = "disabled";
		};

		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
675
			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
676 677
			reg-shift = <2>;
			reg-io-width = <4>;
678
			clocks = <&apb2_gates 19>;
679
			resets = <&apb2_rst 19>;
680 681
			dmas = <&dma 9>, <&dma 9>;
			dma-names = "rx", "tx";
682 683 684 685 686 687
			status = "disabled";
		};

		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
688
			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
689 690
			reg-shift = <2>;
			reg-io-width = <4>;
691
			clocks = <&apb2_gates 20>;
692
			resets = <&apb2_rst 20>;
693 694
			dmas = <&dma 10>, <&dma 10>;
			dma-names = "rx", "tx";
695 696 697 698 699 700
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
701
			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
702 703
			reg-shift = <2>;
			reg-io-width = <4>;
704
			clocks = <&apb2_gates 21>;
705
			resets = <&apb2_rst 21>;
706 707
			dmas = <&dma 22>, <&dma 22>;
			dma-names = "rx", "tx";
708 709 710
			status = "disabled";
		};

711 712 713
		i2c0: i2c@01c2ac00 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2ac00 0x400>;
714
			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
715 716 717
			clocks = <&apb2_gates 0>;
			resets = <&apb2_rst 0>;
			status = "disabled";
718 719
			#address-cells = <1>;
			#size-cells = <0>;
720 721 722 723 724
		};

		i2c1: i2c@01c2b000 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b000 0x400>;
725
			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
726 727 728
			clocks = <&apb2_gates 1>;
			resets = <&apb2_rst 1>;
			status = "disabled";
729 730
			#address-cells = <1>;
			#size-cells = <0>;
731 732 733 734 735
		};

		i2c2: i2c@01c2b400 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b400 0x400>;
736
			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
737 738 739
			clocks = <&apb2_gates 2>;
			resets = <&apb2_rst 2>;
			status = "disabled";
740 741
			#address-cells = <1>;
			#size-cells = <0>;
742 743 744 745 746
		};

		i2c3: i2c@01c2b800 {
			compatible = "allwinner,sun6i-a31-i2c";
			reg = <0x01c2b800 0x400>;
747
			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
748 749 750
			clocks = <&apb2_gates 3>;
			resets = <&apb2_rst 3>;
			status = "disabled";
751 752
			#address-cells = <1>;
			#size-cells = <0>;
753 754
		};

755 756 757
		gmac: ethernet@01c30000 {
			compatible = "allwinner,sun7i-a20-gmac";
			reg = <0x01c30000 0x1054>;
758
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
759 760 761 762 763 764 765 766 767 768 769 770 771
			interrupt-names = "macirq";
			clocks = <&ahb1_gates 17>, <&gmac_tx_clk>;
			clock-names = "stmmaceth", "allwinner_gmac_tx";
			resets = <&ahb1_rst 17>;
			reset-names = "stmmaceth";
			snps,pbl = <2>;
			snps,fixed-burst;
			snps,force_sf_dma_mode;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

772 773 774
		timer@01c60000 {
			compatible = "allwinner,sun6i-a31-hstimer", "allwinner,sun7i-a20-hstimer";
			reg = <0x01c60000 0x1000>;
775 776 777 778
			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
779 780 781 782
			clocks = <&ahb1_gates 19>;
			resets = <&ahb1_rst 19>;
		};

783 784 785
		spi0: spi@01c68000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c68000 0x1000>;
786
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
787 788
			clocks = <&ahb1_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
789 790
			dmas = <&dma 23>, <&dma 23>;
			dma-names = "rx", "tx";
791 792 793 794 795 796 797
			resets = <&ahb1_rst 20>;
			status = "disabled";
		};

		spi1: spi@01c69000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c69000 0x1000>;
798
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
799 800
			clocks = <&ahb1_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
801 802
			dmas = <&dma 24>, <&dma 24>;
			dma-names = "rx", "tx";
803 804 805 806 807 808 809
			resets = <&ahb1_rst 21>;
			status = "disabled";
		};

		spi2: spi@01c6a000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6a000 0x1000>;
810
			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
811 812
			clocks = <&ahb1_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
813 814
			dmas = <&dma 25>, <&dma 25>;
			dma-names = "rx", "tx";
815 816 817 818 819 820 821
			resets = <&ahb1_rst 22>;
			status = "disabled";
		};

		spi3: spi@01c6b000 {
			compatible = "allwinner,sun6i-a31-spi";
			reg = <0x01c6b000 0x1000>;
822
			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
823 824
			clocks = <&ahb1_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
825 826
			dmas = <&dma 26>, <&dma 26>;
			dma-names = "rx", "tx";
827 828 829 830
			resets = <&ahb1_rst 23>;
			status = "disabled";
		};

831 832 833 834 835 836 837 838
		gic: interrupt-controller@01c81000 {
			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
			reg = <0x01c81000 0x1000>,
			      <0x01c82000 0x1000>,
			      <0x01c84000 0x2000>,
			      <0x01c86000 0x2000>;
			interrupt-controller;
			#interrupt-cells = <3>;
839
			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
840
		};
841

842 843 844
		rtc: rtc@01f00000 {
			compatible = "allwinner,sun6i-a31-rtc";
			reg = <0x01f00000 0x54>;
845 846
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
847 848
		};

849 850 851 852 853
		nmi_intc: interrupt-controller@01f00c0c {
			compatible = "allwinner,sun6i-a31-sc-nmi";
			interrupt-controller;
			#interrupt-cells = <2>;
			reg = <0x01f00c0c 0x38>;
854
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
855 856
		};

857 858 859
		prcm@01f01400 {
			compatible = "allwinner,sun6i-a31-prcm";
			reg = <0x01f01400 0x200>;
860 861 862 863

			ar100: ar100_clk {
				compatible = "allwinner,sun6i-a31-ar100-clk";
				#clock-cells = <0>;
864
				clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
				clock-output-names = "ar100";
			};

			ahb0: ahb0_clk {
				compatible = "fixed-factor-clock";
				#clock-cells = <0>;
				clock-div = <1>;
				clock-mult = <1>;
				clocks = <&ar100>;
				clock-output-names = "ahb0";
			};

			apb0: apb0_clk {
				compatible = "allwinner,sun6i-a31-apb0-clk";
				#clock-cells = <0>;
				clocks = <&ahb0>;
				clock-output-names = "apb0";
			};

			apb0_gates: apb0_gates_clk {
				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
				#clock-cells = <1>;
				clocks = <&apb0>;
				clock-output-names = "apb0_pio", "apb0_ir",
						"apb0_timer", "apb0_p2wi",
						"apb0_uart", "apb0_1wire",
						"apb0_i2c";
			};

H
Hans de Goede 已提交
894 895 896 897 898 899 900
			ir_clk: ir_clk {
				#clock-cells = <0>;
				compatible = "allwinner,sun4i-a10-mod0-clk";
				clocks = <&osc32k>, <&osc24M>;
				clock-output-names = "ir";
			};

901 902 903 904
			apb0_rst: apb0_rst {
				compatible = "allwinner,sun6i-a31-clock-reset";
				#reset-cells = <1>;
			};
905 906
		};

907 908 909 910
		cpucfg@01f01c00 {
			compatible = "allwinner,sun6i-a31-cpuconfig";
			reg = <0x01f01c00 0x300>;
		};
911

H
Hans de Goede 已提交
912 913 914 915 916
		ir: ir@01f02000 {
			compatible = "allwinner,sun5i-a13-ir";
			clocks = <&apb0_gates 1>, <&ir_clk>;
			clock-names = "apb", "ir";
			resets = <&apb0_rst 1>;
917
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
H
Hans de Goede 已提交
918 919 920 921
			reg = <0x01f02000 0x40>;
			status = "disabled";
		};

922 923 924
		r_pio: pinctrl@01f02c00 {
			compatible = "allwinner,sun6i-a31-r-pinctrl";
			reg = <0x01f02c00 0x400>;
925 926
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
927 928 929 930
			clocks = <&apb0_gates 0>;
			resets = <&apb0_rst 0>;
			gpio-controller;
			interrupt-controller;
931
			#interrupt-cells = <2>;
932 933
			#size-cells = <0>;
			#gpio-cells = <3>;
934 935 936 937

			ir_pins_a: ir@0 {
				allwinner,pins = "PL4";
				allwinner,function = "s_ir";
938 939
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
940
			};
941
		};
942 943
	};
};