entry-armv.S 28.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 *  linux/arch/arm/kernel/entry-armv.S
 *
 *  Copyright (C) 1996,1997,1998 Russell King.
 *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6
 *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
L
Linus Torvalds 已提交
7 8 9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  Low-level vector interface routines
 *
14 15
 *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
 *  that causes it to save wrong values...  Be aware!
L
Linus Torvalds 已提交
16 17
 */

18
#include <asm/memory.h>
19 20
#include <asm/glue-df.h>
#include <asm/glue-pf.h>
L
Linus Torvalds 已提交
21
#include <asm/vfpmacros.h>
22
#include <mach/entry-macro.S>
23
#include <asm/thread_notify.h>
24
#include <asm/unwind.h>
25
#include <asm/unistd.h>
26
#include <asm/tls.h>
L
Linus Torvalds 已提交
27 28

#include "entry-header.S"
29
#include <asm/entry-macro-multi.S>
L
Linus Torvalds 已提交
30

31 32 33 34
/*
 * Interrupt handling.  Preserves r7, r8, r9
 */
	.macro	irq_handler
35 36 37 38 39 40 41
#ifdef CONFIG_MULTI_IRQ_HANDLER
	ldr	r5, =handle_arch_irq
	mov	r0, sp
	ldr	r5, [r5]
	adr	lr, BSYM(9997f)
	teq	r5, #0
	movne	pc, r5
42
#endif
43
	arch_irq_handler_default
44
9997:
45 46
	.endm

47 48 49
	.macro	pabt_helper
	mov	r0, r2			@ pass address of aborted instruction.
#ifdef MULTI_PABORT
50
	ldr	ip, .LCprocfns
51
	mov	lr, pc
52
	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
#else
	bl	CPU_PABORT_HANDLER
#endif
	.endm

	.macro	dabt_helper

	@
	@ Call the processor-specific abort handler:
	@
	@  r2 - aborted context pc
	@  r3 - aborted context cpsr
	@
	@ The abort handler must return the aborted address in r0, and
	@ the fault status register in r1.  r9 must be preserved.
	@
#ifdef MULTI_DABORT
70
	ldr	ip, .LCprocfns
71
	mov	lr, pc
72
	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
73 74 75 76 77
#else
	bl	CPU_DABORT_HANDLER
#endif
	.endm

78 79 80 81 82 83
#ifdef CONFIG_KPROBES
	.section	.kprobes.text,"ax",%progbits
#else
	.text
#endif

L
Linus Torvalds 已提交
84 85 86
/*
 * Invalid mode handlers
 */
R
Russell King 已提交
87 88
	.macro	inv_entry, reason
	sub	sp, sp, #S_FRAME_SIZE
89 90 91 92
 ARM(	stmib	sp, {r1 - lr}		)
 THUMB(	stmia	sp, {r0 - r12}		)
 THUMB(	str	sp, [sp, #S_SP]		)
 THUMB(	str	lr, [sp, #S_LR]		)
L
Linus Torvalds 已提交
93 94 95 96
	mov	r1, #\reason
	.endm

__pabt_invalid:
R
Russell King 已提交
97 98
	inv_entry BAD_PREFETCH
	b	common_invalid
99
ENDPROC(__pabt_invalid)
L
Linus Torvalds 已提交
100 101

__dabt_invalid:
R
Russell King 已提交
102 103
	inv_entry BAD_DATA
	b	common_invalid
104
ENDPROC(__dabt_invalid)
L
Linus Torvalds 已提交
105 106

__irq_invalid:
R
Russell King 已提交
107 108
	inv_entry BAD_IRQ
	b	common_invalid
109
ENDPROC(__irq_invalid)
L
Linus Torvalds 已提交
110 111

__und_invalid:
R
Russell King 已提交
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
	inv_entry BAD_UNDEFINSTR

	@
	@ XXX fall through to common_invalid
	@

@
@ common_invalid - generic code for failed exception (re-entrant version of handlers)
@
common_invalid:
	zero_fp

	ldmia	r0, {r4 - r6}
	add	r0, sp, #S_PC		@ here for interlock avoidance
	mov	r7, #-1			@  ""   ""    ""        ""
	str	r4, [sp]		@ save preserved r0
	stmia	r0, {r5 - r7}		@ lr_<exception>,
					@ cpsr_<exception>, "old_r0"
L
Linus Torvalds 已提交
130 131 132

	mov	r0, sp
	b	bad_mode
133
ENDPROC(__und_invalid)
L
Linus Torvalds 已提交
134 135 136 137

/*
 * SVC mode handlers
 */
138 139 140 141 142 143 144

#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
#define SPFIX(code...) code
#else
#define SPFIX(code...)
#endif

145
	.macro	svc_entry, stack_hole=0
146 147
 UNWIND(.fnstart		)
 UNWIND(.save {r0 - pc}		)
148 149 150 151 152 153 154
	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
#ifdef CONFIG_THUMB2_KERNEL
 SPFIX(	str	r0, [sp]	)	@ temporarily saved
 SPFIX(	mov	r0, sp		)
 SPFIX(	tst	r0, #4		)	@ test original stack alignment
 SPFIX(	ldr	r0, [sp]	)	@ restored
#else
155
 SPFIX(	tst	sp, #4		)
156 157 158
#endif
 SPFIX(	subeq	sp, sp, #4	)
	stmia	sp, {r1 - r12}
R
Russell King 已提交
159 160

	ldmia	r0, {r1 - r3}
161
	add	r5, sp, #S_SP - 4	@ here for interlock avoidance
R
Russell King 已提交
162
	mov	r4, #-1			@  ""  ""      ""       ""
163 164 165
	add	r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
 SPFIX(	addeq	r0, r0, #4	)
	str	r1, [sp, #-4]!		@ save the "real" r0 copied
R
Russell King 已提交
166 167
					@ from the exception stack

L
Linus Torvalds 已提交
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
	mov	r1, lr

	@
	@ We are now ready to fill in the remaining blanks on the stack:
	@
	@  r0 - sp_svc
	@  r1 - lr_svc
	@  r2 - lr_<exception>, already fixed up for correct return/restart
	@  r3 - spsr_<exception>
	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
	@
	stmia	r5, {r0 - r4}
	.endm

	.align	5
__dabt_svc:
R
Russell King 已提交
184
	svc_entry
L
Linus Torvalds 已提交
185 186 187 188 189 190 191 192

	@
	@ get ready to re-enable interrupts if appropriate
	@
	mrs	r9, cpsr
	tst	r3, #PSR_I_BIT
	biceq	r9, r9, #PSR_I_BIT

193
	dabt_helper
L
Linus Torvalds 已提交
194 195 196 197

	@
	@ set desired IRQ state, then call main handler
	@
198
	debug_entry r1
L
Linus Torvalds 已提交
199 200 201 202 203 204 205
	msr	cpsr_c, r9
	mov	r2, sp
	bl	do_DataAbort

	@
	@ IRQs off again before pulling preserved data off the stack
	@
206
	disable_irq_notrace
L
Linus Torvalds 已提交
207 208 209 210

	@
	@ restore SPSR and restart the instruction
	@
211 212
	ldr	r2, [sp, #S_PSR]
	svc_exit r2				@ return from exception
213
 UNWIND(.fnend		)
214
ENDPROC(__dabt_svc)
L
Linus Torvalds 已提交
215 216 217

	.align	5
__irq_svc:
R
Russell King 已提交
218 219
	svc_entry

220 221 222
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
L
Linus Torvalds 已提交
223
#ifdef CONFIG_PREEMPT
224 225 226 227
	get_thread_info tsk
	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
	add	r7, r8, #1			@ increment it
	str	r7, [tsk, #TI_PREEMPT]
L
Linus Torvalds 已提交
228
#endif
R
Russell King 已提交
229

230
	irq_handler
L
Linus Torvalds 已提交
231
#ifdef CONFIG_PREEMPT
R
Russell King 已提交
232
	str	r8, [tsk, #TI_PREEMPT]		@ restore preempt count
233
	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
R
Russell King 已提交
234 235
	teq	r8, #0				@ if preempt count != 0
	movne	r0, #0				@ force flags to 0
L
Linus Torvalds 已提交
236 237 238
	tst	r0, #_TIF_NEED_RESCHED
	blne	svc_preempt
#endif
239
	ldr	r4, [sp, #S_PSR]		@ irqs are already disabled
R
Russell King 已提交
240
#ifdef CONFIG_TRACE_IRQFLAGS
241
	tst	r4, #PSR_I_BIT
R
Russell King 已提交
242 243
	bleq	trace_hardirqs_on
#endif
244
	svc_exit r4				@ return from exception
245
 UNWIND(.fnend		)
246
ENDPROC(__irq_svc)
L
Linus Torvalds 已提交
247 248 249 250 251

	.ltorg

#ifdef CONFIG_PREEMPT
svc_preempt:
R
Russell King 已提交
252
	mov	r8, lr
L
Linus Torvalds 已提交
253
1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
254
	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
L
Linus Torvalds 已提交
255
	tst	r0, #_TIF_NEED_RESCHED
R
Russell King 已提交
256
	moveq	pc, r8				@ go again
L
Linus Torvalds 已提交
257 258 259 260 261
	b	1b
#endif

	.align	5
__und_svc:
262 263 264 265 266 267
#ifdef CONFIG_KPROBES
	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
	@ it obviously needs free stack space which then will belong to
	@ the saved context.
	svc_entry 64
#else
R
Russell King 已提交
268
	svc_entry
269
#endif
L
Linus Torvalds 已提交
270 271 272 273 274 275 276 277

	@
	@ call emulation code, which returns using r9 if it has emulated
	@ the instruction, or the more conventional lr if we are to treat
	@ this as a real undefined instruction
	@
	@  r0 - instruction
	@
278
#ifndef	CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
279
	ldr	r0, [r2, #-4]
280 281 282 283 284 285 286
#else
	ldrh	r0, [r2, #-2]			@ Thumb instruction at LR - 2
	and	r9, r0, #0xf800
	cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0
	ldrhhs	r9, [r2]			@ bottom 16 bits
	orrhs	r0, r9, r0, lsl #16
#endif
287
	adr	r9, BSYM(1f)
L
Linus Torvalds 已提交
288 289 290 291 292 293 294 295
	bl	call_fpe

	mov	r0, sp				@ struct pt_regs *regs
	bl	do_undefinstr

	@
	@ IRQs off again before pulling preserved data off the stack
	@
296
1:	disable_irq_notrace
L
Linus Torvalds 已提交
297 298 299 300

	@
	@ restore SPSR and restart the instruction
	@
301 302
	ldr	r2, [sp, #S_PSR]		@ Get SVC cpsr
	svc_exit r2				@ return from exception
303
 UNWIND(.fnend		)
304
ENDPROC(__und_svc)
L
Linus Torvalds 已提交
305 306 307

	.align	5
__pabt_svc:
R
Russell King 已提交
308
	svc_entry
L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316

	@
	@ re-enable interrupts if appropriate
	@
	mrs	r9, cpsr
	tst	r3, #PSR_I_BIT
	biceq	r9, r9, #PSR_I_BIT

317
	pabt_helper
318
	debug_entry r1
P
Paul Brook 已提交
319
	msr	cpsr_c, r9			@ Maybe enable interrupts
320
	mov	r2, sp				@ regs
L
Linus Torvalds 已提交
321 322 323 324 325
	bl	do_PrefetchAbort		@ call abort handler

	@
	@ IRQs off again before pulling preserved data off the stack
	@
326
	disable_irq_notrace
L
Linus Torvalds 已提交
327 328 329 330

	@
	@ restore SPSR and restart the instruction
	@
331 332
	ldr	r2, [sp, #S_PSR]
	svc_exit r2				@ return from exception
333
 UNWIND(.fnend		)
334
ENDPROC(__pabt_svc)
L
Linus Torvalds 已提交
335 336

	.align	5
337 338
.LCcralign:
	.word	cr_alignment
P
Paul Brook 已提交
339
#ifdef MULTI_DABORT
L
Linus Torvalds 已提交
340 341 342 343 344 345 346 347
.LCprocfns:
	.word	processor
#endif
.LCfp:
	.word	fp_enter

/*
 * User mode handlers
348 349
 *
 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
L
Linus Torvalds 已提交
350
 */
351 352 353 354 355

#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
#error "sizeof(struct pt_regs) must be a multiple of 8"
#endif

R
Russell King 已提交
356
	.macro	usr_entry
357 358
 UNWIND(.fnstart	)
 UNWIND(.cantunwind	)	@ don't unwind the user space
R
Russell King 已提交
359
	sub	sp, sp, #S_FRAME_SIZE
360 361
 ARM(	stmib	sp, {r1 - r12}	)
 THUMB(	stmia	sp, {r0 - r12}	)
R
Russell King 已提交
362 363 364 365 366 367 368

	ldmia	r0, {r1 - r3}
	add	r0, sp, #S_PC		@ here for interlock avoidance
	mov	r4, #-1			@  ""  ""     ""        ""

	str	r1, [sp]		@ save the "real" r0 copied
					@ from the exception stack
L
Linus Torvalds 已提交
369 370 371 372 373 374 375 376 377 378

	@
	@ We are now ready to fill in the remaining blanks on the stack:
	@
	@  r2 - lr_<exception>, already fixed up for correct return/restart
	@  r3 - spsr_<exception>
	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
	@
	@ Also, separately save sp_usr and lr_usr
	@
R
Russell King 已提交
379
	stmia	r0, {r2 - r4}
380 381
 ARM(	stmdb	r0, {sp, lr}^			)
 THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
L
Linus Torvalds 已提交
382 383 384 385

	@
	@ Enable the alignment trap while in kernel mode
	@
386
	alignment_trap r0
L
Linus Torvalds 已提交
387 388 389 390 391 392 393

	@
	@ Clear FP to mark the first stack frame
	@
	zero_fp
	.endm

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	.macro	kuser_cmpxchg_check
#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
#ifndef CONFIG_MMU
#warning "NPTL on non MMU needs fixing"
#else
	@ Make sure our user space atomic helper is restarted
	@ if it was interrupted in a critical region.  Here we
	@ perform a quick test inline since it should be false
	@ 99.9999% of the time.  The rest is done out of line.
	cmp	r2, #TASK_SIZE
	blhs	kuser_cmpxchg_fixup
#endif
#endif
	.endm

L
Linus Torvalds 已提交
409 410
	.align	5
__dabt_usr:
R
Russell King 已提交
411
	usr_entry
412
	kuser_cmpxchg_check
413
	dabt_helper
L
Linus Torvalds 已提交
414 415 416 417

	@
	@ IRQs on, then call the main handler
	@
418
	debug_entry r1
419
	enable_irq
L
Linus Torvalds 已提交
420
	mov	r2, sp
421
	adr	lr, BSYM(ret_from_exception)
L
Linus Torvalds 已提交
422
	b	do_DataAbort
423
 UNWIND(.fnend		)
424
ENDPROC(__dabt_usr)
L
Linus Torvalds 已提交
425 426 427

	.align	5
__irq_usr:
R
Russell King 已提交
428
	usr_entry
429
	kuser_cmpxchg_check
L
Linus Torvalds 已提交
430

431 432 433 434
#ifdef CONFIG_IRQSOFF_TRACER
	bl	trace_hardirqs_off
#endif

435
	get_thread_info tsk
L
Linus Torvalds 已提交
436
#ifdef CONFIG_PREEMPT
437 438 439
	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
	add	r7, r8, #1			@ increment it
	str	r7, [tsk, #TI_PREEMPT]
L
Linus Torvalds 已提交
440
#endif
R
Russell King 已提交
441

442
	irq_handler
L
Linus Torvalds 已提交
443
#ifdef CONFIG_PREEMPT
444 445
	ldr	r0, [tsk, #TI_PREEMPT]
	str	r8, [tsk, #TI_PREEMPT]
L
Linus Torvalds 已提交
446
	teq	r0, r7
447 448 449
 ARM(	strne	r0, [r0, -r0]	)
 THUMB(	movne	r0, #0		)
 THUMB(	strne	r0, [r0]	)
L
Linus Torvalds 已提交
450
#endif
R
Russell King 已提交
451

L
Linus Torvalds 已提交
452
	mov	why, #0
453
	b	ret_to_user_from_irq
454
 UNWIND(.fnend		)
455
ENDPROC(__irq_usr)
L
Linus Torvalds 已提交
456 457 458 459 460

	.ltorg

	.align	5
__und_usr:
R
Russell King 已提交
461
	usr_entry
L
Linus Torvalds 已提交
462 463 464 465 466 467 468 469

	@
	@ fall through to the emulation code, which returns using r9 if
	@ it has emulated the instruction, or the more conventional lr
	@ if we are to treat this as a real undefined instruction
	@
	@  r0 - instruction
	@
470 471
	adr	r9, BSYM(ret_from_exception)
	adr	lr, BSYM(__und_usr_unknown)
472
	tst	r3, #PSR_T_BIT			@ Thumb mode?
473
	itet	eq				@ explicit IT needed for the 1f label
474 475 476
	subeq	r4, r2, #4			@ ARM instr at LR - 4
	subne	r4, r2, #2			@ Thumb instr at LR - 2
1:	ldreqt	r0, [r4]
477 478 479
#ifdef CONFIG_CPU_ENDIAN_BE8
	reveq	r0, r0				@ little endian instruction
#endif
480 481 482
	beq	call_fpe
	@ Thumb instruction
#if __LINUX_ARM_ARCH__ >= 7
483 484 485 486
2:
 ARM(	ldrht	r5, [r4], #2	)
 THUMB(	ldrht	r5, [r4]	)
 THUMB(	add	r4, r4, #2	)
487 488 489 490 491 492 493 494 495
	and	r0, r5, #0xf800			@ mask bits 111x x... .... ....
	cmp	r0, #0xe800			@ 32bit instruction if xx != 0
	blo	__und_usr_unknown
3:	ldrht	r0, [r4]
	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
	orr	r0, r0, r5, lsl #16
#else
	b	__und_usr_unknown
#endif
496
 UNWIND(.fnend		)
497
ENDPROC(__und_usr)
498

L
Linus Torvalds 已提交
499 500 501 502 503 504 505
	@
	@ fallthrough to call_fpe
	@

/*
 * The out of line fixup for the ldrt above.
 */
506
	.pushsection .fixup, "ax"
507
4:	mov	pc, r9
508 509
	.popsection
	.pushsection __ex_table,"a"
510 511 512 513 514
	.long	1b, 4b
#if __LINUX_ARM_ARCH__ >= 7
	.long	2b, 4b
	.long	3b, 4b
#endif
515
	.popsection
L
Linus Torvalds 已提交
516 517 518 519 520 521 522 523 524 525 526

/*
 * Check whether the instruction is a co-processor instruction.
 * If yes, we need to call the relevant co-processor handler.
 *
 * Note that we don't do a full check here for the co-processor
 * instructions; all instructions with bit 27 set are well
 * defined.  The only instructions that should fault are the
 * co-processor instructions.  However, we have to watch out
 * for the ARM6/ARM7 SWI bug.
 *
527 528 529 530 531 532 533
 * NEON is a special case that has to be handled here. Not all
 * NEON instructions are co-processor instructions, so we have
 * to make a special case of checking for them. Plus, there's
 * five groups of them, so we have a table of mask/opcode pairs
 * to check against, and if any match then we branch off into the
 * NEON handler code.
 *
L
Linus Torvalds 已提交
534 535 536
 * Emulators may wish to make use of the following registers:
 *  r0  = instruction opcode.
 *  r2  = PC+4
537
 *  r9  = normal "successful" return address
L
Linus Torvalds 已提交
538
 *  r10 = this threads thread_info structure.
539
 *  lr  = unrecognised instruction return address
L
Linus Torvalds 已提交
540
 */
541 542 543 544 545 546 547
	@
	@ Fall-through from Thumb-2 __und_usr
	@
#ifdef CONFIG_NEON
	adr	r6, .LCneon_thumb_opcodes
	b	2f
#endif
L
Linus Torvalds 已提交
548
call_fpe:
549
#ifdef CONFIG_NEON
550
	adr	r6, .LCneon_arm_opcodes
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
2:
	ldr	r7, [r6], #4			@ mask value
	cmp	r7, #0				@ end mask?
	beq	1f
	and	r8, r0, r7
	ldr	r7, [r6], #4			@ opcode bits matching in mask
	cmp	r8, r7				@ NEON instruction?
	bne	2b
	get_thread_info r10
	mov	r7, #1
	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
	b	do_vfp				@ let VFP handler handle this
1:
#endif
L
Linus Torvalds 已提交
566
	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
567
	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
L
Linus Torvalds 已提交
568 569 570 571 572 573 574
#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
	and	r8, r0, #0x0f000000		@ mask out op-code bits
	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
#endif
	moveq	pc, lr
	get_thread_info r10			@ get current thread
	and	r8, r0, #0x00000f00		@ mask out CP number
575
 THUMB(	lsr	r8, r8, #8		)
L
Linus Torvalds 已提交
576 577
	mov	r7, #1
	add	r6, r10, #TI_USED_CP
578 579
 ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
 THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
L
Linus Torvalds 已提交
580 581 582 583 584 585 586
#ifdef CONFIG_IWMMXT
	@ Test if we need to give access to iWMMXt coprocessors
	ldr	r5, [r10, #TI_FLAGS]
	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
	bcs	iwmmxt_task_enable
#endif
587 588 589 590 591
 ARM(	add	pc, pc, r8, lsr #6	)
 THUMB(	lsl	r8, r8, #2		)
 THUMB(	add	pc, r8			)
	nop

592
	movw_pc	lr				@ CP#0
593 594
	W(b)	do_fpe				@ CP#1 (FPE)
	W(b)	do_fpe				@ CP#2 (FPE)
595
	movw_pc	lr				@ CP#3
596 597 598 599 600
#ifdef CONFIG_CRUNCH
	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
#else
601 602 603
	movw_pc	lr				@ CP#4
	movw_pc	lr				@ CP#5
	movw_pc	lr				@ CP#6
604
#endif
605 606 607
	movw_pc	lr				@ CP#7
	movw_pc	lr				@ CP#8
	movw_pc	lr				@ CP#9
L
Linus Torvalds 已提交
608
#ifdef CONFIG_VFP
609 610
	W(b)	do_vfp				@ CP#10 (VFP)
	W(b)	do_vfp				@ CP#11 (VFP)
L
Linus Torvalds 已提交
611
#else
612 613
	movw_pc	lr				@ CP#10 (VFP)
	movw_pc	lr				@ CP#11 (VFP)
L
Linus Torvalds 已提交
614
#endif
615 616 617 618
	movw_pc	lr				@ CP#12
	movw_pc	lr				@ CP#13
	movw_pc	lr				@ CP#14 (Debug)
	movw_pc	lr				@ CP#15 (Control)
L
Linus Torvalds 已提交
619

620 621 622
#ifdef CONFIG_NEON
	.align	6

623
.LCneon_arm_opcodes:
624 625 626 627 628 629
	.word	0xfe000000			@ mask
	.word	0xf2000000			@ opcode

	.word	0xff100000			@ mask
	.word	0xf4000000			@ opcode

630 631 632 633 634 635 636 637 638 639
	.word	0x00000000			@ mask
	.word	0x00000000			@ opcode

.LCneon_thumb_opcodes:
	.word	0xef000000			@ mask
	.word	0xef000000			@ opcode

	.word	0xff100000			@ mask
	.word	0xf9000000			@ opcode

640 641 642 643
	.word	0x00000000			@ mask
	.word	0x00000000			@ opcode
#endif

L
Linus Torvalds 已提交
644
do_fpe:
645
	enable_irq
L
Linus Torvalds 已提交
646 647 648 649 650 651 652 653 654 655 656 657 658
	ldr	r4, .LCfp
	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
	ldr	pc, [r4]			@ Call FP module USR entry point

/*
 * The FP module is called with these registers set:
 *  r0  = instruction
 *  r2  = PC+4
 *  r9  = normal "successful" return address
 *  r10 = FP workspace
 *  lr  = unrecognised FP instruction return address
 */

659
	.pushsection .data
L
Linus Torvalds 已提交
660
ENTRY(fp_enter)
661
	.word	no_fp
662
	.popsection
L
Linus Torvalds 已提交
663

664 665 666
ENTRY(no_fp)
	mov	pc, lr
ENDPROC(no_fp)
667 668

__und_usr_unknown:
669
	enable_irq
L
Linus Torvalds 已提交
670
	mov	r0, sp
671
	adr	lr, BSYM(ret_from_exception)
L
Linus Torvalds 已提交
672
	b	do_undefinstr
673
ENDPROC(__und_usr_unknown)
L
Linus Torvalds 已提交
674 675 676

	.align	5
__pabt_usr:
R
Russell King 已提交
677
	usr_entry
678
	pabt_helper
679
	debug_entry r1
680
	enable_irq				@ Enable interrupts
681
	mov	r2, sp				@ regs
L
Linus Torvalds 已提交
682
	bl	do_PrefetchAbort		@ call abort handler
683
 UNWIND(.fnend		)
L
Linus Torvalds 已提交
684 685 686 687 688
	/* fall through */
/*
 * This is the return code to user mode for abort handlers
 */
ENTRY(ret_from_exception)
689 690
 UNWIND(.fnstart	)
 UNWIND(.cantunwind	)
L
Linus Torvalds 已提交
691 692 693
	get_thread_info tsk
	mov	why, #0
	b	ret_to_user
694
 UNWIND(.fnend		)
695 696
ENDPROC(__pabt_usr)
ENDPROC(ret_from_exception)
L
Linus Torvalds 已提交
697 698 699 700 701 702 703

/*
 * Register switch for ARMv3 and ARMv4 processors
 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
 * previous and next are guaranteed not to be the same.
 */
ENTRY(__switch_to)
704 705
 UNWIND(.fnstart	)
 UNWIND(.cantunwind	)
L
Linus Torvalds 已提交
706 707
	add	ip, r1, #TI_CPU_SAVE
	ldr	r3, [r2, #TI_TP_VALUE]
708 709 710 711
 ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
 THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
 THUMB(	str	sp, [ip], #4		   )
 THUMB(	str	lr, [ip], #4		   )
712
#ifdef CONFIG_CPU_USE_DOMAINS
713
	ldr	r6, [r2, #TI_CPU_DOMAIN]
714
#endif
715
	set_tls	r3, r4, r5
716 717 718 719 720
#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
	ldr	r7, [r2, #TI_TASK]
	ldr	r8, =__stack_chk_guard
	ldr	r7, [r7, #TSK_STACK_CANARY]
#endif
721
#ifdef CONFIG_CPU_USE_DOMAINS
L
Linus Torvalds 已提交
722 723
	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
#endif
724 725 726 727 728
	mov	r5, r0
	add	r4, r2, #TI_CPU_SAVE
	ldr	r0, =thread_notify_head
	mov	r1, #THREAD_NOTIFY_SWITCH
	bl	atomic_notifier_call_chain
729 730 731
#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
	str	r7, [r8]
#endif
732
 THUMB(	mov	ip, r4			   )
733
	mov	r0, r5
734 735 736 737
 ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
 THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
 THUMB(	ldr	sp, [ip], #4		   )
 THUMB(	ldr	pc, [ip]		   )
738
 UNWIND(.fnend		)
739
ENDPROC(__switch_to)
L
Linus Torvalds 已提交
740 741

	__INIT
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771

/*
 * User helpers.
 *
 * These are segment of kernel provided user code reachable from user space
 * at a fixed address in kernel memory.  This is used to provide user space
 * with some operations which require kernel help because of unimplemented
 * native feature and/or instructions in many ARM CPUs. The idea is for
 * this code to be executed directly in user mode for best efficiency but
 * which is too intimate with the kernel counter part to be left to user
 * libraries.  In fact this code might even differ from one CPU to another
 * depending on the available  instruction set and restrictions like on
 * SMP systems.  In other words, the kernel reserves the right to change
 * this code as needed without warning. Only the entry points and their
 * results are guaranteed to be stable.
 *
 * Each segment is 32-byte aligned and will be moved to the top of the high
 * vector page.  New segments (if ever needed) must be added in front of
 * existing ones.  This mechanism should be used only for things that are
 * really small and justified, and not be abused freely.
 *
 * User space is expected to implement those things inline when optimizing
 * for a processor that has the necessary native support, but only if such
 * resulting binaries are already to be incompatible with earlier ARM
 * processors due to the use of unsupported instructions other than what
 * is provided here.  In other words don't make binaries unable to run on
 * earlier processors just for the sake of not using these kernel helpers
 * if your compiled code is not going to use the new instructions for other
 * purpose.
 */
772
 THUMB(	.arm	)
773

774 775 776 777 778 779 780 781
	.macro	usr_ret, reg
#ifdef CONFIG_ARM_THUMB
	bx	\reg
#else
	mov	pc, \reg
#endif
	.endm

782 783 784 785
	.align	5
	.globl	__kuser_helper_start
__kuser_helper_start:

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
/*
 * Reference prototype:
 *
 *	void __kernel_memory_barrier(void)
 *
 * Input:
 *
 *	lr = return address
 *
 * Output:
 *
 *	none
 *
 * Clobbered:
 *
801
 *	none
802 803 804 805 806 807 808 809 810 811 812 813 814
 *
 * Definition and user space usage example:
 *
 *	typedef void (__kernel_dmb_t)(void);
 *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
 *
 * Apply any needed memory barrier to preserve consistency with data modified
 * manually and __kuser_cmpxchg usage.
 *
 * This could be used as follows:
 *
 * #define __kernel_dmb() \
 *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
815
 *	        : : : "r0", "lr","cc" )
816 817 818
 */

__kuser_memory_barrier:				@ 0xffff0fa0
819
	smp_dmb	arm
820
	usr_ret	lr
821 822 823

	.align	5

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
/*
 * Reference prototype:
 *
 *	int __kernel_cmpxchg(int oldval, int newval, int *ptr)
 *
 * Input:
 *
 *	r0 = oldval
 *	r1 = newval
 *	r2 = ptr
 *	lr = return address
 *
 * Output:
 *
 *	r0 = returned value (zero or non-zero)
 *	C flag = set if r0 == 0, clear if r0 != 0
 *
 * Clobbered:
 *
 *	r3, ip, flags
 *
 * Definition and user space usage example:
 *
 *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
 *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
 *
 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
 * Return zero if *ptr was changed or non-zero if no exchange happened.
 * The C flag is also set if *ptr was changed to allow for assembly
 * optimization in the calling code.
 *
855 856 857 858
 * Notes:
 *
 *    - This routine already includes memory barriers as needed.
 *
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
 * For example, a user space atomic_add implementation could look like this:
 *
 * #define atomic_add(ptr, val) \
 *	({ register unsigned int *__ptr asm("r2") = (ptr); \
 *	   register unsigned int __result asm("r1"); \
 *	   asm volatile ( \
 *	       "1: @ atomic_add\n\t" \
 *	       "ldr	r0, [r2]\n\t" \
 *	       "mov	r3, #0xffff0fff\n\t" \
 *	       "add	lr, pc, #4\n\t" \
 *	       "add	r1, r0, %2\n\t" \
 *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
 *	       "bcc	1b" \
 *	       : "=&r" (__result) \
 *	       : "r" (__ptr), "rIL" (val) \
 *	       : "r0","r3","ip","lr","cc","memory" ); \
 *	   __result; })
 */

__kuser_cmpxchg:				@ 0xffff0fc0

880
#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
881

882 883 884 885 886
	/*
	 * Poor you.  No fast solution possible...
	 * The kernel itself must perform the operation.
	 * A special ghost syscall is used for that (see traps.c).
	 */
887
	stmfd	sp!, {r7, lr}
888
	ldr	r7, 1f			@ it's 20 bits
889
	swi	__ARM_NR_cmpxchg
890
	ldmfd	sp!, {r7, pc}
891
1:	.word	__ARM_NR_cmpxchg
892 893

#elif __LINUX_ARM_ARCH__ < 6
894

895 896
#ifdef CONFIG_MMU

897
	/*
898 899 900 901 902 903 904
	 * The only thing that can break atomicity in this cmpxchg
	 * implementation is either an IRQ or a data abort exception
	 * causing another process/thread to be scheduled in the middle
	 * of the critical sequence.  To prevent this, code is added to
	 * the IRQ and data abort exception handlers to set the pc back
	 * to the beginning of the critical section if it is found to be
	 * within that critical section (see kuser_cmpxchg_fixup).
905
	 */
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
1:	ldr	r3, [r2]			@ load current val
	subs	r3, r3, r0			@ compare with oldval
2:	streq	r1, [r2]			@ store newval if eq
	rsbs	r0, r3, #0			@ set return val and C flag
	usr_ret	lr

	.text
kuser_cmpxchg_fixup:
	@ Called from kuser_cmpxchg_check macro.
	@ r2 = address of interrupted insn (must be preserved).
	@ sp = saved regs. r7 and r8 are clobbered.
	@ 1b = first critical insn, 2b = last critical insn.
	@ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
	mov	r7, #0xffff0fff
	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
	subs	r8, r2, r7
	rsbcss	r8, r8, #(2b - 1b)
	strcs	r7, [sp, #S_PC]
	mov	pc, lr
	.previous

927 928 929 930
#else
#warning "NPTL on non MMU needs fixing"
	mov	r0, #-1
	adds	r0, r0, #0
931
	usr_ret	lr
932
#endif
933 934 935

#else

936
	smp_dmb	arm
937
1:	ldrex	r3, [r2]
938 939
	subs	r3, r3, r0
	strexeq	r3, r1, [r2]
940 941
	teqeq	r3, #1
	beq	1b
942
	rsbs	r0, r3, #0
943
	/* beware -- each __kuser slot must be 8 instructions max */
944 945
	ALT_SMP(b	__kuser_memory_barrier)
	ALT_UP(usr_ret	lr)
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965

#endif

	.align	5

/*
 * Reference prototype:
 *
 *	int __kernel_get_tls(void)
 *
 * Input:
 *
 *	lr = return address
 *
 * Output:
 *
 *	r0 = TLS value
 *
 * Clobbered:
 *
966
 *	none
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
 *
 * Definition and user space usage example:
 *
 *	typedef int (__kernel_get_tls_t)(void);
 *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
 *
 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
 *
 * This could be used as follows:
 *
 * #define __kernel_get_tls() \
 *	({ register unsigned int __val asm("r0"); \
 *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
 *	        : "=r" (__val) : : "lr","cc" ); \
 *	   __val; })
 */

__kuser_get_tls:				@ 0xffff0fe0
985
	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
986
	usr_ret	lr
987 988 989 990
	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
	.rep	4
	.word	0			@ 0xffff0ff0 software TLS value, then
	.endr				@ pad up to __kuser_helper_version
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010

/*
 * Reference declaration:
 *
 *	extern unsigned int __kernel_helper_version;
 *
 * Definition and user space usage example:
 *
 *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
 *
 * User space may read this to determine the curent number of helpers
 * available.
 */

__kuser_helper_version:				@ 0xffff0ffc
	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)

	.globl	__kuser_helper_end
__kuser_helper_end:

1011
 THUMB(	.thumb	)
1012

L
Linus Torvalds 已提交
1013 1014 1015
/*
 * Vector stubs.
 *
1016 1017 1018
 * This code is copied to 0xffff0200 so we can use branches in the
 * vectors, rather than ldr's.  Note that this code must not
 * exceed 0x300 bytes.
L
Linus Torvalds 已提交
1019 1020 1021
 *
 * Common stub entry macro:
 *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
R
Russell King 已提交
1022 1023 1024
 *
 * SP points to a minimal amount of processor-private memory, the address
 * of which is copied into r0 for the mode specific abort handler.
L
Linus Torvalds 已提交
1025
 */
1026
	.macro	vector_stub, name, mode, correction=0
L
Linus Torvalds 已提交
1027 1028 1029 1030 1031 1032
	.align	5

vector_\name:
	.if \correction
	sub	lr, lr, #\correction
	.endif
R
Russell King 已提交
1033 1034 1035 1036 1037 1038

	@
	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
	@ (parent CPSR)
	@
	stmia	sp, {r0, lr}		@ save r0, lr
L
Linus Torvalds 已提交
1039
	mrs	lr, spsr
R
Russell King 已提交
1040 1041
	str	lr, [sp, #8]		@ save spsr

L
Linus Torvalds 已提交
1042
	@
R
Russell King 已提交
1043
	@ Prepare for SVC32 mode.  IRQs remain disabled.
L
Linus Torvalds 已提交
1044
	@
R
Russell King 已提交
1045
	mrs	r0, cpsr
1046
	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
R
Russell King 已提交
1047
	msr	spsr_cxsf, r0
L
Linus Torvalds 已提交
1048

R
Russell King 已提交
1049 1050 1051 1052
	@
	@ the branch table must immediately follow this code
	@
	and	lr, lr, #0x0f
1053 1054
 THUMB(	adr	r0, 1f			)
 THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1055
	mov	r0, sp
1056
 ARM(	ldr	lr, [pc, lr, lsl #2]	)
R
Russell King 已提交
1057
	movs	pc, lr			@ branch to handler in SVC mode
1058
ENDPROC(vector_\name)
1059 1060 1061 1062

	.align	2
	@ handler addresses follow this label
1:
L
Linus Torvalds 已提交
1063 1064
	.endm

1065
	.globl	__stubs_start
L
Linus Torvalds 已提交
1066 1067 1068 1069
__stubs_start:
/*
 * Interrupt dispatcher
 */
1070
	vector_stub	irq, IRQ_MODE, 4
L
Linus Torvalds 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092

	.long	__irq_usr			@  0  (USR_26 / USR_32)
	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
	.long	__irq_invalid			@  4
	.long	__irq_invalid			@  5
	.long	__irq_invalid			@  6
	.long	__irq_invalid			@  7
	.long	__irq_invalid			@  8
	.long	__irq_invalid			@  9
	.long	__irq_invalid			@  a
	.long	__irq_invalid			@  b
	.long	__irq_invalid			@  c
	.long	__irq_invalid			@  d
	.long	__irq_invalid			@  e
	.long	__irq_invalid			@  f

/*
 * Data abort dispatcher
 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
 */
1093
	vector_stub	dabt, ABT_MODE, 8
L
Linus Torvalds 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	.long	__dabt_usr			@  0  (USR_26 / USR_32)
	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
	.long	__dabt_invalid			@  4
	.long	__dabt_invalid			@  5
	.long	__dabt_invalid			@  6
	.long	__dabt_invalid			@  7
	.long	__dabt_invalid			@  8
	.long	__dabt_invalid			@  9
	.long	__dabt_invalid			@  a
	.long	__dabt_invalid			@  b
	.long	__dabt_invalid			@  c
	.long	__dabt_invalid			@  d
	.long	__dabt_invalid			@  e
	.long	__dabt_invalid			@  f

/*
 * Prefetch abort dispatcher
 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
 */
1116
	vector_stub	pabt, ABT_MODE, 4
L
Linus Torvalds 已提交
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

	.long	__pabt_usr			@  0 (USR_26 / USR_32)
	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
	.long	__pabt_invalid			@  4
	.long	__pabt_invalid			@  5
	.long	__pabt_invalid			@  6
	.long	__pabt_invalid			@  7
	.long	__pabt_invalid			@  8
	.long	__pabt_invalid			@  9
	.long	__pabt_invalid			@  a
	.long	__pabt_invalid			@  b
	.long	__pabt_invalid			@  c
	.long	__pabt_invalid			@  d
	.long	__pabt_invalid			@  e
	.long	__pabt_invalid			@  f

/*
 * Undef instr entry dispatcher
 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
 */
1139
	vector_stub	und, UND_MODE
L
Linus Torvalds 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192

	.long	__und_usr			@  0 (USR_26 / USR_32)
	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
	.long	__und_svc			@  3 (SVC_26 / SVC_32)
	.long	__und_invalid			@  4
	.long	__und_invalid			@  5
	.long	__und_invalid			@  6
	.long	__und_invalid			@  7
	.long	__und_invalid			@  8
	.long	__und_invalid			@  9
	.long	__und_invalid			@  a
	.long	__und_invalid			@  b
	.long	__und_invalid			@  c
	.long	__und_invalid			@  d
	.long	__und_invalid			@  e
	.long	__und_invalid			@  f

	.align	5

/*=============================================================================
 * Undefined FIQs
 *-----------------------------------------------------------------------------
 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
 * Basically to switch modes, we *HAVE* to clobber one register...  brain
 * damage alert!  I don't think that we can execute any code in here in any
 * other mode than FIQ...  Ok you can switch to another mode, but you can't
 * get out of that mode without clobbering one register.
 */
vector_fiq:
	disable_fiq
	subs	pc, lr, #4

/*=============================================================================
 * Address exception handler
 *-----------------------------------------------------------------------------
 * These aren't too critical.
 * (they're not supposed to happen, and won't happen in 32-bit data mode).
 */

vector_addrexcptn:
	b	vector_addrexcptn

/*
 * We group all the following data together to optimise
 * for CPUs with separate I & D caches.
 */
	.align	5

.LCvswi:
	.word	vector_swi

1193
	.globl	__stubs_end
L
Linus Torvalds 已提交
1194 1195
__stubs_end:

1196
	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
L
Linus Torvalds 已提交
1197

1198 1199
	.globl	__vectors_start
__vectors_start:
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
 ARM(	swi	SYS_ERROR0	)
 THUMB(	svc	#0		)
 THUMB(	nop			)
	W(b)	vector_und + stubs_offset
	W(ldr)	pc, .LCvswi + stubs_offset
	W(b)	vector_pabt + stubs_offset
	W(b)	vector_dabt + stubs_offset
	W(b)	vector_addrexcptn + stubs_offset
	W(b)	vector_irq + stubs_offset
	W(b)	vector_fiq + stubs_offset
1210 1211 1212

	.globl	__vectors_end
__vectors_end:
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221

	.data

	.globl	cr_alignment
	.globl	cr_no_alignment
cr_alignment:
	.space	4
cr_no_alignment:
	.space	4
1222 1223 1224 1225 1226 1227

#ifdef CONFIG_MULTI_IRQ_HANDLER
	.globl	handle_arch_irq
handle_arch_irq:
	.space	4
#endif