arm_vgic.h 10.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (C) 2012 ARM Ltd.
 * Author: Marc Zyngier <marc.zyngier@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
 */

#ifndef __ASM_ARM_KVM_VGIC_H
#define __ASM_ARM_KVM_VGIC_H

22 23 24 25 26
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
#include <linux/types.h>
27
#include <kvm/iodev.h>
28

29
#define VGIC_NR_IRQS_LEGACY	256
30 31 32
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
33 34

#define VGIC_V2_MAX_LRS		(1 << 6)
35
#define VGIC_V3_MAX_LRS		16
36
#define VGIC_MAX_IRQS		1024
37
#define VGIC_V2_MAX_CPUS	8
38
#define VGIC_V3_MAX_CPUS	255
39

40
#if (VGIC_NR_IRQS_LEGACY & 31)
41 42 43
#error "VGIC_NR_IRQS must be a multiple of 32"
#endif

44
#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
45 46 47 48 49 50 51 52 53
#error "VGIC_NR_IRQS must be <= 1024"
#endif

/*
 * The GIC distributor registers describing interrupts have two parts:
 * - 32 per-CPU interrupts (SGI + PPI)
 * - a bunch of shared interrupts (SPI)
 */
struct vgic_bitmap {
54 55 56 57 58 59 60 61 62 63 64 65
	/*
	 * - One UL per VCPU for private interrupts (assumes UL is at
	 *   least 32 bits)
	 * - As many UL as necessary for shared interrupts.
	 *
	 * The private interrupts are accessed via the "private"
	 * field, one UL per vcpu (the state for vcpu n is in
	 * private[n]). The shared interrupts are accessed via the
	 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
	 */
	unsigned long *private;
	unsigned long *shared;
66 67 68
};

struct vgic_bytemap {
69 70 71 72 73 74 75 76 77 78 79 80
	/*
	 * - 8 u32 per VCPU for private interrupts
	 * - As many u32 as necessary for shared interrupts.
	 *
	 * The private interrupts are accessed via the "private"
	 * field, (the state for vcpu n is in private[n*8] to
	 * private[n*8 + 7]). The shared interrupts are accessed via
	 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
	 * shared[(n-32)/4] word).
	 */
	u32 *private;
	u32 *shared;
81 82
};

83 84
struct kvm_vcpu;

85 86
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
87
	VGIC_V3,		/* New fancy GICv3 */
88 89
};

90 91 92 93
#define LR_STATE_PENDING	(1 << 0)
#define LR_STATE_ACTIVE		(1 << 1)
#define LR_STATE_MASK		(3 << 0)
#define LR_EOI_INT		(1 << 2)
94
#define LR_HW			(1 << 3)
95 96

struct vgic_lr {
97 98 99 100 101 102
	unsigned irq:10;
	union {
		unsigned hwirq:10;
		unsigned source:3;
	};
	unsigned state:4;
103 104
};

105 106 107 108 109 110 111
struct vgic_vmcr {
	u32	ctlr;
	u32	abpr;
	u32	bpr;
	u32	pmr;
};

112 113 114
struct vgic_ops {
	struct vgic_lr	(*get_lr)(const struct kvm_vcpu *, int);
	void	(*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
115
	u64	(*get_elrsr)(const struct kvm_vcpu *vcpu);
116
	u64	(*get_eisr)(const struct kvm_vcpu *vcpu);
117
	void	(*clear_eisr)(struct kvm_vcpu *vcpu);
118
	u32	(*get_interrupt_status)(const struct kvm_vcpu *vcpu);
119 120
	void	(*enable_underflow)(struct kvm_vcpu *vcpu);
	void	(*disable_underflow)(struct kvm_vcpu *vcpu);
121 122
	void	(*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
	void	(*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
123
	void	(*enable)(struct kvm_vcpu *vcpu);
124 125
};

126
struct vgic_params {
127 128
	/* vgic type */
	enum vgic_type	type;
129 130 131 132 133 134 135 136
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t	vcpu_base;
	/* Number of list registers */
	u32		nr_lr;
	/* Interrupt number */
	unsigned int	maint_irq;
	/* Virtual control interface base address */
	void __iomem	*vctrl_base;
137
	int		max_gic_vcpus;
138 139
	/* Only needed for the legacy KVM_CREATE_IRQCHIP */
	bool		can_emulate_gicv2;
140 141
};

142 143 144 145 146 147 148
struct vgic_vm_ops {
	bool	(*queue_sgi)(struct kvm_vcpu *, int irq);
	void	(*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
	int	(*init_model)(struct kvm *);
	int	(*map_resources)(struct kvm *, const struct vgic_params *);
};

149 150 151 152 153 154 155 156
struct vgic_io_device {
	gpa_t addr;
	int len;
	const struct vgic_io_range *reg_ranges;
	struct kvm_vcpu *redist_vcpu;
	struct kvm_io_device dev;
};

157 158 159 160 161 162 163 164 165 166 167 168
struct irq_phys_map {
	u32			virt_irq;
	u32			phys_irq;
	u32			irq;
};

struct irq_phys_map_entry {
	struct list_head	entry;
	struct rcu_head		rcu;
	struct irq_phys_map	map;
};

169
struct vgic_dist {
170
	spinlock_t		lock;
171
	bool			in_kernel;
172
	bool			ready;
173

174 175 176
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

177 178 179
	int			nr_cpus;
	int			nr_irqs;

180 181 182
	/* Virtual control interface mapping */
	void __iomem		*vctrl_base;

183 184
	/* Distributor and vcpu interface mapping in the guest */
	phys_addr_t		vgic_dist_base;
185 186 187 188 189
	/* GICv2 and GICv3 use different mapped register blocks */
	union {
		phys_addr_t		vgic_cpu_base;
		phys_addr_t		vgic_redist_base;
	};
190 191 192 193 194 195 196

	/* Distributor enabled */
	u32			enabled;

	/* Interrupt enabled (one bit per IRQ) */
	struct vgic_bitmap	irq_enabled;

197 198 199 200 201 202
	/* Level-triggered interrupt external input is asserted */
	struct vgic_bitmap	irq_level;

	/*
	 * Interrupt state is pending on the distributor
	 */
203
	struct vgic_bitmap	irq_pending;
204

205 206 207 208 209 210 211 212 213
	/*
	 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
	 * interrupts.  Essentially holds the state of the flip-flop in
	 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
	 * Once set, it is only cleared for level-triggered interrupts on
	 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
	 */
	struct vgic_bitmap	irq_soft_pend;

214 215
	/* Level-triggered interrupt queued on VCPU interface */
	struct vgic_bitmap	irq_queued;
216

217 218 219
	/* Interrupt was active when unqueue from VCPU interface */
	struct vgic_bitmap	irq_active;

220 221 222 223 224 225
	/* Interrupt priority. Not used yet. */
	struct vgic_bytemap	irq_priority;

	/* Level/edge triggered */
	struct vgic_bitmap	irq_cfg;

226 227 228 229 230 231 232 233 234 235 236
	/*
	 * Source CPU per SGI and target CPU:
	 *
	 * Each byte represent a SGI observable on a VCPU, each bit of
	 * this byte indicating if the corresponding VCPU has
	 * generated this interrupt. This is a GICv2 feature only.
	 *
	 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
	 * the SGIs observable on VCPUn.
	 */
	u8			*irq_sgi_sources;
237

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	/*
	 * Target CPU for each SPI:
	 *
	 * Array of available SPI, each byte indicating the target
	 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
	 */
	u8			*irq_spi_cpu;

	/*
	 * Reverse lookup of irq_spi_cpu for faster compute pending:
	 *
	 * Array of bitmaps, one per VCPU, describing if IRQn is
	 * routed to a particular VCPU.
	 */
	struct vgic_bitmap	*irq_spi_target;
253

254 255 256
	/* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
	u32			*irq_spi_mpidr;

257
	/* Bitmap indicating which CPU has something pending */
258
	unsigned long		*irq_pending_on_cpu;
259

260 261 262
	/* Bitmap indicating which CPU has active IRQs */
	unsigned long		*irq_active_on_cpu;

263
	struct vgic_vm_ops	vm_ops;
264
	struct vgic_io_device	dist_iodev;
265
	struct vgic_io_device	*redist_iodevs;
266 267 268 269

	/* Virtual irq to hwirq mapping */
	spinlock_t		irq_phys_map_lock;
	struct list_head	irq_phys_map_list;
270 271
};

272 273 274 275
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
	u32		vgic_misr;	/* Saved only */
276 277
	u64		vgic_eisr;	/* Saved only */
	u64		vgic_elrsr;	/* Saved only */
278
	u32		vgic_apr;
279
	u32		vgic_lr[VGIC_V2_MAX_LRS];
280 281
};

282 283 284 285
struct vgic_v3_cpu_if {
#ifdef CONFIG_ARM_GIC_V3
	u32		vgic_hcr;
	u32		vgic_vmcr;
286
	u32		vgic_sre;	/* Restored only, change ignored */
287 288 289 290 291 292 293 294 295
	u32		vgic_misr;	/* Saved only */
	u32		vgic_eisr;	/* Saved only */
	u32		vgic_elrsr;	/* Saved only */
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
#endif
};

296
struct vgic_cpu {
297
	/* Pending/active/both interrupts on this VCPU */
298 299 300
	DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
	DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
	DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
301 302

	/* Pending/active/both shared interrupts, dynamically sized */
303
	unsigned long	*pending_shared;
304 305
	unsigned long   *active_shared;
	unsigned long   *pend_act_shared;
306 307 308 309 310

	/* Number of list registers on this CPU */
	int		nr_lr;

	/* CPU vif control registers for world switch */
311 312
	union {
		struct vgic_v2_cpu_if	vgic_v2;
313
		struct vgic_v3_cpu_if	vgic_v3;
314
	};
315 316 317

	/* Protected by the distributor's irq_phys_map_lock */
	struct list_head	irq_phys_map_list;
318 319
};

320 321
#define LR_EMPTY	0xff

322 323 324
#define INT_STATUS_EOI		(1 << 0)
#define INT_STATUS_UNDERFLOW	(1 << 1)

325 326 327
struct kvm;
struct kvm_vcpu;

328
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
329
int kvm_vgic_hyp_init(void);
330
int kvm_vgic_map_resources(struct kvm *kvm);
331
int kvm_vgic_get_max_vcpus(void);
332
void kvm_vgic_early_init(struct kvm *kvm);
333
int kvm_vgic_create(struct kvm *kvm, u32 type);
334
void kvm_vgic_destroy(struct kvm *kvm);
335
void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
336
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
337 338
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
339 340
int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
			bool level);
341 342
int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
			       struct irq_phys_map *map, bool level);
343
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
344
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
345
int kvm_vgic_vcpu_active_irq(struct kvm_vcpu *vcpu);
346 347 348
struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu,
					   int virt_irq, int irq);
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
349

350
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
351
#define vgic_initialized(k)	(!!((k)->arch.vgic.nr_cpus))
352
#define vgic_ready(k)		((k)->arch.vgic.ready)
353

354 355 356
int vgic_v2_probe(struct device_node *vgic_node,
		  const struct vgic_ops **ops,
		  const struct vgic_params **params);
357 358 359 360 361 362 363 364 365 366 367 368
#ifdef CONFIG_ARM_GIC_V3
int vgic_v3_probe(struct device_node *vgic_node,
		  const struct vgic_ops **ops,
		  const struct vgic_params **params);
#else
static inline int vgic_v3_probe(struct device_node *vgic_node,
				const struct vgic_ops **ops,
				const struct vgic_params **params)
{
	return -ENODEV;
}
#endif
369

370
#endif