ipi.h 3.0 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_IPI_H
#define _ASM_X86_IPI_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21

/*
 * Copyright 2004 James Cleverdon, IBM.
 * Subject to the GNU Public License, v.2
 *
 * Generic APIC InterProcessor Interrupt code.
 *
 * Moved to include file by James Cleverdon from
 * arch/x86-64/kernel/smp.c
 *
 * Copyrights from kernel/smp.c:
 *
 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
 * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
 * (c) 2002,2003 Andi Kleen, SuSE Labs.
 * Subject to the GNU Public License, v.2
 */

#include <asm/hw_irq.h>
22
#include <asm/apic.h>
23
#include <asm/smp.h>
L
Linus Torvalds 已提交
24 25 26 27 28 29 30

/*
 * the following functions deal with sending IPIs between CPUs.
 *
 * We use 'broadcast', CPU->CPU IPIs and self-IPIs too.
 */

31 32
static inline unsigned int __prepare_ICR(unsigned int shortcut, int vector,
					 unsigned int dest)
L
Linus Torvalds 已提交
33
{
34 35 36 37 38 39 40 41 42 43
	unsigned int icr = shortcut | dest;

	switch (vector) {
	default:
		icr |= APIC_DM_FIXED | vector;
		break;
	case NMI_VECTOR:
		icr |= APIC_DM_NMI;
		break;
	}
L
Linus Torvalds 已提交
44 45 46
	return icr;
}

47
static inline int __prepare_ICR2(unsigned int mask)
L
Linus Torvalds 已提交
48 49 50 51
{
	return SET_APIC_DEST_FIELD(mask);
}

52 53 54 55 56 57
static inline void __xapic_wait_icr_idle(void)
{
	while (native_apic_mem_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

58 59
static inline void __send_IPI_shortcut(unsigned int shortcut, int vector,
				       unsigned int dest)
L
Linus Torvalds 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72
{
	/*
	 * Subtle. In the case of the 'never do double writes' workaround
	 * we have to lock out interrupts to be safe.  As we don't care
	 * of the value read we use an atomic rmw access to avoid costly
	 * cli/sti.  Otherwise we use an even cheaper single atomic write
	 * to the APIC.
	 */
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
73
	__xapic_wait_icr_idle();
L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82

	/*
	 * No need to touch the target chip field
	 */
	cfg = __prepare_ICR(shortcut, vector, dest);

	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
83
	native_apic_mem_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
84 85
}

86 87 88 89
/*
 * This is used to send an IPI with no shorthand notation (the destination is
 * specified in bits 56 to 63 of the ICR).
 */
90 91
static inline void __send_IPI_dest_field(unsigned int mask, int vector,
					 unsigned int dest)
92 93 94 95 96 97
{
	unsigned long cfg;

	/*
	 * Wait for idle.
	 */
98 99 100
	if (unlikely(vector == NMI_VECTOR))
		safe_apic_wait_icr_idle();
	else
101
		__xapic_wait_icr_idle();
102 103 104 105 106

	/*
	 * prepare target chip field
	 */
	cfg = __prepare_ICR2(mask);
107
	native_apic_mem_write(APIC_ICR2, cfg);
108 109 110 111 112 113 114 115 116

	/*
	 * program the ICR
	 */
	cfg = __prepare_ICR(0, vector, dest);

	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
117
	native_apic_mem_write(APIC_ICR, cfg);
118
}
L
Linus Torvalds 已提交
119 120 121

static inline void send_IPI_mask_sequence(cpumask_t mask, int vector)
{
122
	unsigned long flags;
L
Linus Torvalds 已提交
123 124 125 126 127 128 129 130
	unsigned long query_cpu;

	/*
	 * Hack. The clustered APIC addressing mode doesn't allow us to send
	 * to an arbitrary mask, so I do a unicast to each CPU instead.
	 * - mbligh
	 */
	local_irq_save(flags);
131
	for_each_cpu_mask_nr(query_cpu, mask) {
132
		__send_IPI_dest_field(per_cpu(x86_cpu_to_apicid, query_cpu),
133
				      vector, APIC_DEST_PHYSICAL);
L
Linus Torvalds 已提交
134 135 136 137
	}
	local_irq_restore(flags);
}

H
H. Peter Anvin 已提交
138
#endif /* _ASM_X86_IPI_H */