nv04.c 4.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include "nv04.h"
25 26 27 28 29 30 31 32 33 34 35

#include <core/gpuobj.h>

#define NV04_PDMA_SIZE (128 * 1024 * 1024)
#define NV04_PDMA_PAGE (  4 * 1024)

/*******************************************************************************
 * VM map/unmap callbacks
 ******************************************************************************/

static void
36 37
nv04_vm_map_sg(struct nvkm_vma *vma, struct nvkm_gpuobj *pgt,
	       struct nvkm_mem *mem, u32 pte, u32 cnt, dma_addr_t *list)
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
{
	pte = 0x00008 + (pte * 4);
	while (cnt) {
		u32 page = PAGE_SIZE / NV04_PDMA_PAGE;
		u32 phys = (u32)*list++;
		while (cnt && page--) {
			nv_wo32(pgt, pte, phys | 3);
			phys += NV04_PDMA_PAGE;
			pte += 4;
			cnt -= 1;
		}
	}
}

static void
53
nv04_vm_unmap(struct nvkm_gpuobj *pgt, u32 pte, u32 cnt)
54 55 56 57 58 59 60 61 62
{
	pte = 0x00008 + (pte * 4);
	while (cnt--) {
		nv_wo32(pgt, pte, 0x00000000);
		pte += 4;
	}
}

static void
63
nv04_vm_flush(struct nvkm_vm *vm)
64 65 66 67 68 69 70 71
{
}

/*******************************************************************************
 * VM object
 ******************************************************************************/

int
72 73
nv04_vm_create(struct nvkm_mmu *mmu, u64 offset, u64 length, u64 mmstart,
	       struct nvkm_vm **pvm)
74 75 76 77 78
{
	return -EINVAL;
}

/*******************************************************************************
79
 * MMU subdev
80 81 82
 ******************************************************************************/

static int
83 84 85
nv04_mmu_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	      struct nvkm_oclass *oclass, void *data, u32 size,
	      struct nvkm_object **pobject)
86
{
87
	struct nv04_mmu *mmu;
88
	struct nvkm_gpuobj *dma;
89 90
	int ret;

91
	ret = nvkm_mmu_create(parent, engine, oclass, "PCIGART",
92 93
			      "mmu", &mmu);
	*pobject = nv_object(mmu);
94 95 96
	if (ret)
		return ret;

97 98 99 100 101 102 103 104 105 106 107 108
	mmu->base.create = nv04_vm_create;
	mmu->base.limit = NV04_PDMA_SIZE;
	mmu->base.dma_bits = 32;
	mmu->base.pgt_bits = 32 - 12;
	mmu->base.spg_shift = 12;
	mmu->base.lpg_shift = 12;
	mmu->base.map_sg = nv04_vm_map_sg;
	mmu->base.unmap = nv04_vm_unmap;
	mmu->base.flush = nv04_vm_flush;

	ret = nvkm_vm_create(&mmu->base, 0, NV04_PDMA_SIZE, 0, 4096,
			     &mmu->vm);
109 110 111
	if (ret)
		return ret;

112
	ret = nvkm_gpuobj_new(nv_object(mmu), NULL,
113 114
			      (NV04_PDMA_SIZE / NV04_PDMA_PAGE) * 4 + 8,
			      16, NVOBJ_FLAG_ZERO_ALLOC,
115 116 117
			      &mmu->vm->pgt[0].obj[0]);
	dma = mmu->vm->pgt[0].obj[0];
	mmu->vm->pgt[0].refcount[0] = 1;
118 119 120 121 122 123 124 125 126
	if (ret)
		return ret;

	nv_wo32(dma, 0x00000, 0x0002103d); /* PCI, RW, PT, !LN */
	nv_wo32(dma, 0x00004, NV04_PDMA_SIZE - 1);
	return 0;
}

void
127
nv04_mmu_dtor(struct nvkm_object *object)
128
{
129 130 131 132
	struct nv04_mmu *mmu = (void *)object;
	if (mmu->vm) {
		nvkm_gpuobj_ref(NULL, &mmu->vm->pgt[0].obj[0]);
		nvkm_vm_ref(NULL, &mmu->vm, NULL);
133
	}
134 135 136
	if (mmu->nullp) {
		pci_free_consistent(nv_device(mmu)->pdev, 16 * 1024,
				    mmu->nullp, mmu->null);
137
	}
138
	nvkm_mmu_destroy(&mmu->base);
139 140
}

141
struct nvkm_oclass
142 143
nv04_mmu_oclass = {
	.handle = NV_SUBDEV(MMU, 0x04),
144
	.ofuncs = &(struct nvkm_ofuncs) {
145 146
		.ctor = nv04_mmu_ctor,
		.dtor = nv04_mmu_dtor,
147 148
		.init = _nvkm_mmu_init,
		.fini = _nvkm_mmu_fini,
149 150
	},
};
新手
引导
客服 返回
顶部