tegra114.dtsi 17.0 KB
Newer Older
1
#include <dt-bindings/clock/tegra114-car.h>
2
#include <dt-bindings/gpio/tegra-gpio.h>
3
#include <dt-bindings/interrupt-controller/arm-gic.h>
4

5
#include "skeleton.dtsi"
6 7 8 9 10

/ {
	compatible = "nvidia,tegra114";
	interrupt-parent = <&gic>;

11 12 13 14 15 16 17
	aliases {
		serial0 = &uarta;
		serial1 = &uartb;
		serial2 = &uartc;
		serial3 = &uartd;
	};

18 19 20 21 22 23 24 25
	gic: interrupt-controller {
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x50041000 0x1000>,
		      <0x50042000 0x1000>,
		      <0x50044000 0x2000>,
		      <0x50046000 0x2000>;
26 27
		interrupts = <GIC_PPI 9
			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
28 29 30 31 32
	};

	timer@60005000 {
		compatible = "nvidia,tegra114-timer", "nvidia,tegra20-timer";
		reg = <0x60005000 0x400>;
33 34 35 36 37 38
		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
39
		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
40 41 42
	};

	tegra_car: clock {
43
		compatible = "nvidia,tegra114-car";
44 45
		reg = <0x60006000 0x1000>;
		#clock-cells = <1>;
46
		#reset-cells = <1>;
47 48
	};

49 50 51
	apbdma: dma {
		compatible = "nvidia,tegra114-apbdma";
		reg = <0x6000a000 0x1400>;
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
84
		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
85 86
		resets = <&tegra_car 34>;
		reset-names = "dma";
87
		#dma-cells = <1>;
88 89
	};

90 91 92 93 94
	ahb: ahb {
		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
		reg = <0x6000c004 0x14c>;
	};

95 96 97
	gpio: gpio {
		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
		reg = <0x6000d000 0x1000>;
98 99 100 101 102 103 104 105
		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
106 107 108 109 110 111
		#gpio-cells = <2>;
		gpio-controller;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

112 113 114 115 116 117
	pinmux: pinmux {
		compatible = "nvidia,tegra114-pinmux";
		reg = <0x70000868 0x148		/* Pad control registers */
		       0x70003000 0x40c>;	/* Mux registers */
	};

118 119 120 121 122 123 124 125 126
	/*
	 * There are two serial driver i.e. 8250 based simple serial
	 * driver and APB DMA based serial driver for higher baudrate
	 * and performace. To enable the 8250 based driver, the compatible
	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
	 * the APB DMA based serial driver, the comptible is
	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
	 */
	uarta: serial@70006000 {
127 128 129
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006000 0x40>;
		reg-shift = <2>;
130
		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
131
		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
132 133
		resets = <&tegra_car 6>;
		reset-names = "serial";
134 135
		dmas = <&apbdma 8>, <&apbdma 8>;
		dma-names = "rx", "tx";
136
		status = "disabled";
137 138
	};

139
	uartb: serial@70006040 {
140 141 142
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006040 0x40>;
		reg-shift = <2>;
143
		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
144
		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
145 146
		resets = <&tegra_car 7>;
		reset-names = "serial";
147 148
		dmas = <&apbdma 9>, <&apbdma 9>;
		dma-names = "rx", "tx";
149
		status = "disabled";
150 151
	};

152
	uartc: serial@70006200 {
153 154 155
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006200 0x100>;
		reg-shift = <2>;
156
		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
157
		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
158 159
		resets = <&tegra_car 55>;
		reset-names = "serial";
160 161
		dmas = <&apbdma 10>, <&apbdma 10>;
		dma-names = "rx", "tx";
162
		status = "disabled";
163 164
	};

165
	uartd: serial@70006300 {
166 167 168
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006300 0x100>;
		reg-shift = <2>;
169
		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
170
		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
171 172
		resets = <&tegra_car 65>;
		reset-names = "serial";
173 174
		dmas = <&apbdma 19>, <&apbdma 19>;
		dma-names = "rx", "tx";
175
		status = "disabled";
176 177
	};

178 179 180 181
	pwm: pwm {
		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
		reg = <0x7000a000 0x100>;
		#pwm-cells = <2>;
182
		clocks = <&tegra_car TEGRA114_CLK_PWM>;
183 184
		resets = <&tegra_car 17>;
		reset-names = "pwm";
185 186 187
		status = "disabled";
	};

188 189 190
	i2c@7000c000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c000 0x100>;
191
		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
192 193
		#address-cells = <1>;
		#size-cells = <0>;
194
		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
195
		clock-names = "div-clk";
196 197
		resets = <&tegra_car 12>;
		reset-names = "i2c";
198 199
		dmas = <&apbdma 21>, <&apbdma 21>;
		dma-names = "rx", "tx";
200 201 202 203 204 205
		status = "disabled";
	};

	i2c@7000c400 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c400 0x100>;
206
		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
207 208
		#address-cells = <1>;
		#size-cells = <0>;
209
		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
210
		clock-names = "div-clk";
211 212
		resets = <&tegra_car 54>;
		reset-names = "i2c";
213 214
		dmas = <&apbdma 22>, <&apbdma 22>;
		dma-names = "rx", "tx";
215 216 217 218 219 220
		status = "disabled";
	};

	i2c@7000c500 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c500 0x100>;
221
		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
222 223
		#address-cells = <1>;
		#size-cells = <0>;
224
		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
225
		clock-names = "div-clk";
226 227
		resets = <&tegra_car 67>;
		reset-names = "i2c";
228 229
		dmas = <&apbdma 23>, <&apbdma 23>;
		dma-names = "rx", "tx";
230 231 232 233 234 235
		status = "disabled";
	};

	i2c@7000c700 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c700 0x100>;
236
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
237 238
		#address-cells = <1>;
		#size-cells = <0>;
239
		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
240
		clock-names = "div-clk";
241 242
		resets = <&tegra_car 103>;
		reset-names = "i2c";
243 244
		dmas = <&apbdma 26>, <&apbdma 26>;
		dma-names = "rx", "tx";
245 246 247 248 249 250
		status = "disabled";
	};

	i2c@7000d000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000d000 0x100>;
251
		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
252 253
		#address-cells = <1>;
		#size-cells = <0>;
254
		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
255
		clock-names = "div-clk";
256 257
		resets = <&tegra_car 47>;
		reset-names = "i2c";
258 259
		dmas = <&apbdma 24>, <&apbdma 24>;
		dma-names = "rx", "tx";
260 261 262
		status = "disabled";
	};

263 264 265
	spi@7000d400 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d400 0x200>;
266
		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
267 268
		#address-cells = <1>;
		#size-cells = <0>;
269
		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
270
		clock-names = "spi";
271 272
		resets = <&tegra_car 41>;
		reset-names = "spi";
273 274
		dmas = <&apbdma 15>, <&apbdma 15>;
		dma-names = "rx", "tx";
275 276 277 278 279 280
		status = "disabled";
	};

	spi@7000d600 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d600 0x200>;
281
		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
282 283
		#address-cells = <1>;
		#size-cells = <0>;
284
		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
285
		clock-names = "spi";
286 287
		resets = <&tegra_car 44>;
		reset-names = "spi";
288 289
		dmas = <&apbdma 16>, <&apbdma 16>;
		dma-names = "rx", "tx";
290 291 292 293 294 295
		status = "disabled";
	};

	spi@7000d800 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d800 0x200>;
296
		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
297 298
		#address-cells = <1>;
		#size-cells = <0>;
299
		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
300
		clock-names = "spi";
301 302
		resets = <&tegra_car 46>;
		reset-names = "spi";
303 304
		dmas = <&apbdma 17>, <&apbdma 17>;
		dma-names = "rx", "tx";
305 306 307 308 309 310
		status = "disabled";
	};

	spi@7000da00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000da00 0x200>;
311
		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
312 313
		#address-cells = <1>;
		#size-cells = <0>;
314
		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
315
		clock-names = "spi";
316 317
		resets = <&tegra_car 68>;
		reset-names = "spi";
318 319
		dmas = <&apbdma 18>, <&apbdma 18>;
		dma-names = "rx", "tx";
320 321 322 323 324 325
		status = "disabled";
	};

	spi@7000dc00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000dc00 0x200>;
326
		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
327 328
		#address-cells = <1>;
		#size-cells = <0>;
329
		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
330
		clock-names = "spi";
331 332
		resets = <&tegra_car 104>;
		reset-names = "spi";
333 334
		dmas = <&apbdma 27>, <&apbdma 27>;
		dma-names = "rx", "tx";
335 336 337 338 339 340
		status = "disabled";
	};

	spi@7000de00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000de00 0x200>;
341
		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
342 343
		#address-cells = <1>;
		#size-cells = <0>;
344
		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
345
		clock-names = "spi";
346 347
		resets = <&tegra_car 105>;
		reset-names = "spi";
348 349
		dmas = <&apbdma 28>, <&apbdma 28>;
		dma-names = "rx", "tx";
350 351 352
		status = "disabled";
	};

353 354 355
	rtc {
		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
		reg = <0x7000e000 0x100>;
356
		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
357
		clocks = <&tegra_car TEGRA114_CLK_RTC>;
358 359
	};

360 361 362
	kbc {
		compatible = "nvidia,tegra114-kbc";
		reg = <0x7000e200 0x100>;
363
		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
364
		clocks = <&tegra_car TEGRA114_CLK_KBC>;
365 366
		resets = <&tegra_car 36>;
		reset-names = "kbc";
367 368 369
		status = "disabled";
	};

370
	pmc {
371
		compatible = "nvidia,tegra114-pmc";
372
		reg = <0x7000e400 0x400>;
373
		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
374
		clock-names = "pclk", "clk32k_in";
375 376
	};

377 378
	iommu {
		compatible = "nvidia,tegra114-smmu", "nvidia,tegra30-smmu";
379 380 381
		reg = <0x70019010 0x02c
		       0x700191f0 0x010
		       0x70019228 0x074>;
382 383 384 385 386 387
		nvidia,#asids = <4>;
		dma-window = <0 0x40000000>;
		nvidia,swgroups = <0x18659fe>;
		nvidia,ahb = <&ahb>;
	};

388 389 390 391 392 393 394
	ahub {
		compatible = "nvidia,tegra114-ahub";
		reg = <0x70080000 0x200>,
		      <0x70080200 0x100>,
		      <0x70081000 0x200>;
		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
395 396
			 <&tegra_car TEGRA114_CLK_APBIF>;
		clock-names = "d_audio", "apbif";
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
		resets = <&tegra_car 106>, /* d_audio */
			 <&tegra_car 107>, /* apbif */
			 <&tegra_car 30>,  /* i2s0 */
			 <&tegra_car 11>,  /* i2s1 */
			 <&tegra_car 18>,  /* i2s2 */
			 <&tegra_car 101>, /* i2s3 */
			 <&tegra_car 102>, /* i2s4 */
			 <&tegra_car 108>, /* dam0 */
			 <&tegra_car 109>, /* dam1 */
			 <&tegra_car 110>, /* dam2 */
			 <&tegra_car 10>,  /* spdif */
			 <&tegra_car 153>, /* amx */
			 <&tegra_car 154>; /* adx */
		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
			      "spdif", "amx", "adx";
413 414 415 416 417 418 419 420 421 422 423 424 425 426
		dmas = <&apbdma 1>, <&apbdma 1>,
		       <&apbdma 2>, <&apbdma 2>,
		       <&apbdma 3>, <&apbdma 3>,
		       <&apbdma 4>, <&apbdma 4>,
		       <&apbdma 6>, <&apbdma 6>,
		       <&apbdma 7>, <&apbdma 7>,
		       <&apbdma 12>, <&apbdma 12>,
		       <&apbdma 13>, <&apbdma 13>,
		       <&apbdma 14>, <&apbdma 14>,
		       <&apbdma 29>, <&apbdma 29>;
		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
			    "rx9", "tx9";
427 428 429 430 431 432 433 434 435
		ranges;
		#address-cells = <1>;
		#size-cells = <1>;

		tegra_i2s0: i2s@70080300 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080300 0x100>;
			nvidia,ahub-cif-ids = <4 4>;
			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
436 437
			resets = <&tegra_car 30>;
			reset-names = "i2s";
438 439 440 441 442 443 444 445
			status = "disabled";
		};

		tegra_i2s1: i2s@70080400 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080400 0x100>;
			nvidia,ahub-cif-ids = <5 5>;
			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
446 447
			resets = <&tegra_car 11>;
			reset-names = "i2s";
448 449 450 451 452 453 454 455
			status = "disabled";
		};

		tegra_i2s2: i2s@70080500 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080500 0x100>;
			nvidia,ahub-cif-ids = <6 6>;
			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
456 457
			resets = <&tegra_car 18>;
			reset-names = "i2s";
458 459 460 461 462 463 464 465
			status = "disabled";
		};

		tegra_i2s3: i2s@70080600 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080600 0x100>;
			nvidia,ahub-cif-ids = <7 7>;
			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
466 467
			resets = <&tegra_car 101>;
			reset-names = "i2s";
468 469 470 471 472 473 474 475
			status = "disabled";
		};

		tegra_i2s4: i2s@70080700 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080700 0x100>;
			nvidia,ahub-cif-ids = <8 8>;
			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
476 477
			resets = <&tegra_car 102>;
			reset-names = "i2s";
478 479 480 481
			status = "disabled";
		};
	};

482 483 484
	sdhci@78000000 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000000 0x200>;
485
		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
486
		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
487 488
		resets = <&tegra_car 14>;
		reset-names = "sdhci";
489 490 491 492 493 494
		status = "disable";
	};

	sdhci@78000200 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000200 0x200>;
495
		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
496
		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
497 498
		resets = <&tegra_car 9>;
		reset-names = "sdhci";
499 500 501 502 503 504
		status = "disable";
	};

	sdhci@78000400 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000400 0x200>;
505
		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
506
		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
507 508
		resets = <&tegra_car 69>;
		reset-names = "sdhci";
509 510 511 512 513 514
		status = "disable";
	};

	sdhci@78000600 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000600 0x200>;
515
		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
516
		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
517 518
		resets = <&tegra_car 15>;
		reset-names = "sdhci";
519 520 521
		status = "disable";
	};

522 523 524 525 526 527
	usb@7d000000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d000000 0x4000>;
		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>;
528 529
		resets = <&tegra_car 22>;
		reset-names = "usb";
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
		nvidia,phy = <&phy1>;
		status = "disabled";
	};

	phy1: usb-phy@7d000000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

	usb@7d008000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d008000 0x4000>;
		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>;
561 562
		resets = <&tegra_car 59>;
		reset-names = "usb";
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
		nvidia,phy = <&phy3>;
		status = "disabled";
	};

	phy3: usb-phy@7d008000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0>;
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <1>;
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <2>;
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <3>;
		};
	};

	timer {
		compatible = "arm,armv7-timer";
619 620 621 622 623 624 625 626 627
		interrupts =
			<GIC_PPI 13
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 14
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 11
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 10
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
628 629
	};
};