mips-cpc.c 2.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Copyright (C) 2013 Imagination Technologies
 * Author: Paul Burton <paul.burton@imgtec.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/errno.h>
12 13
#include <linux/percpu.h>
#include <linux/spinlock.h>
14 15 16 17 18 19

#include <asm/mips-cm.h>
#include <asm/mips-cpc.h>

void __iomem *mips_cpc_base;

20 21 22 23
static DEFINE_PER_CPU_ALIGNED(spinlock_t, cpc_core_lock);

static DEFINE_PER_CPU_ALIGNED(unsigned long, cpc_core_lock_flags);

24 25 26 27 28
phys_addr_t __weak mips_cpc_default_phys_base(void)
{
	return 0;
}

29 30 31 32 33 34 35 36
/**
 * mips_cpc_phys_base - retrieve the physical base address of the CPC
 *
 * This function returns the physical base address of the Cluster Power
 * Controller memory mapped registers, or 0 if no Cluster Power Controller
 * is present.
 */
static phys_addr_t mips_cpc_phys_base(void)
37
{
38
	unsigned long cpc_base;
39 40 41 42

	if (!mips_cm_present())
		return 0;

43
	if (!(read_gcr_cpc_status() & CM_GCR_CPC_STATUS_EX))
44 45 46 47
		return 0;

	/* If the CPC is already enabled, leave it so */
	cpc_base = read_gcr_cpc_base();
48 49
	if (cpc_base & CM_GCR_CPC_BASE_CPCEN)
		return cpc_base & CM_GCR_CPC_BASE_CPCBASE;
50

51
	/* Otherwise, use the default address */
52
	cpc_base = mips_cpc_default_phys_base();
53 54 55 56
	if (!cpc_base)
		return cpc_base;

	/* Enable the CPC, mapped at the default address */
57
	write_gcr_cpc_base(cpc_base | CM_GCR_CPC_BASE_CPCEN);
58 59 60 61 62
	return cpc_base;
}

int mips_cpc_probe(void)
{
63
	phys_addr_t addr;
64
	unsigned int cpu;
65 66 67

	for_each_possible_cpu(cpu)
		spin_lock_init(&per_cpu(cpc_core_lock, cpu));
68 69 70 71 72 73 74 75 76 77 78

	addr = mips_cpc_phys_base();
	if (!addr)
		return -ENODEV;

	mips_cpc_base = ioremap_nocache(addr, 0x8000);
	if (!mips_cpc_base)
		return -ENXIO;

	return 0;
}
79 80 81

void mips_cpc_lock_other(unsigned int core)
{
82
	unsigned int curr_core;
83 84 85 86 87

	if (mips_cm_revision() >= CM_REV_CM3)
		/* Systems with CM >= 3 lock the CPC via mips_cm_lock_other */
		return;

88 89 90 91
	preempt_disable();
	curr_core = current_cpu_data.core;
	spin_lock_irqsave(&per_cpu(cpc_core_lock, curr_core),
			  per_cpu(cpc_core_lock_flags, curr_core));
92
	write_cpc_cl_other(core << __ffs(CPC_Cx_OTHER_CORENUM));
93 94 95 96 97 98

	/*
	 * Ensure the core-other region reflects the appropriate core &
	 * VP before any accesses to it occur.
	 */
	mb();
99 100 101 102
}

void mips_cpc_unlock_other(void)
{
103 104 105 106 107 108 109
	unsigned int curr_core;

	if (mips_cm_revision() >= CM_REV_CM3)
		/* Systems with CM >= 3 lock the CPC via mips_cm_lock_other */
		return;

	curr_core = current_cpu_data.core;
110 111 112 113
	spin_unlock_irqrestore(&per_cpu(cpc_core_lock, curr_core),
			       per_cpu(cpc_core_lock_flags, curr_core));
	preempt_enable();
}