processor.h 21.0 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_PROCESSOR_H
#define _ASM_X86_PROCESSOR_H
3

4 5
#include <asm/processor-flags.h>

6 7 8 9
/* Forward declaration, a strange C thing */
struct task_struct;
struct mm_struct;

10 11 12 13 14 15 16 17
#include <asm/vm86.h>
#include <asm/math_emu.h>
#include <asm/segment.h>
#include <asm/types.h>
#include <asm/sigcontext.h>
#include <asm/current.h>
#include <asm/cpufeature.h>
#include <asm/page.h>
18
#include <asm/pgtable_types.h>
19
#include <asm/percpu.h>
20 21
#include <asm/msr.h>
#include <asm/desc_defs.h>
22
#include <asm/nops.h>
23
#include <asm/special_insns.h>
24
#include <asm/fpu/types.h>
25

26
#include <linux/personality.h>
27 28
#include <linux/cpumask.h>
#include <linux/cache.h>
29
#include <linux/threads.h>
30
#include <linux/math64.h>
31
#include <linux/err.h>
32 33 34 35 36 37 38 39 40
#include <linux/irqflags.h>

/*
 * We handle most unaligned accesses in hardware.  On the other hand
 * unaligned DMA can be quite expensive on some Nehalem processors.
 *
 * Based on this we disable the IP header alignment in network drivers.
 */
#define NET_IP_ALIGN	0
41

42
#define HBP_NUM 4
43 44 45 46 47 48 49
/*
 * Default implementation of macro that returns current
 * instruction pointer ("program counter").
 */
static inline void *current_text_addr(void)
{
	void *pc;
50 51 52

	asm volatile("mov $1f, %0; 1:":"=r" (pc));

53 54 55
	return pc;
}

56
#ifdef CONFIG_X86_VSMP
57 58
# define ARCH_MIN_TASKALIGN		(1 << INTERNODE_CACHE_SHIFT)
# define ARCH_MIN_MMSTRUCT_ALIGN	(1 << INTERNODE_CACHE_SHIFT)
59
#else
60 61
# define ARCH_MIN_TASKALIGN		16
# define ARCH_MIN_MMSTRUCT_ALIGN	0
62 63
#endif

64 65 66 67 68 69 70 71 72 73 74
enum tlb_infos {
	ENTRIES,
	NR_INFO
};

extern u16 __read_mostly tlb_lli_4k[NR_INFO];
extern u16 __read_mostly tlb_lli_2m[NR_INFO];
extern u16 __read_mostly tlb_lli_4m[NR_INFO];
extern u16 __read_mostly tlb_lld_4k[NR_INFO];
extern u16 __read_mostly tlb_lld_2m[NR_INFO];
extern u16 __read_mostly tlb_lld_4m[NR_INFO];
75
extern u16 __read_mostly tlb_lld_1g[NR_INFO];
76

77 78 79 80 81 82 83
/*
 *  CPU type and hardware bug flags. Kept separately for each CPU.
 *  Members of this structure are referenced in head.S, so think twice
 *  before touching them. [mj]
 */

struct cpuinfo_x86 {
84 85 86 87
	__u8			x86;		/* CPU family */
	__u8			x86_vendor;	/* CPU vendor */
	__u8			x86_model;
	__u8			x86_mask;
88
#ifdef CONFIG_X86_32
89 90 91 92 93
	char			wp_works_ok;	/* It doesn't on 386's */

	/* Problems on some 486Dx4's and old 386's: */
	char			rfu;
	char			pad0;
94
	char			pad1;
95
#else
96
	/* Number of 4K pages in DTLB/ITLB combined(in pages): */
97
	int			x86_tlbsize;
98
#endif
99 100 101 102 103 104 105 106
	__u8			x86_virt_bits;
	__u8			x86_phys_bits;
	/* CPUID returned core id bits: */
	__u8			x86_coreid_bits;
	/* Max extended CPUID function supported: */
	__u32			extended_cpuid_level;
	/* Maximum supported CPUID level, -1=no CPUID: */
	int			cpuid_level;
107
	__u32			x86_capability[NCAPINTS + NBUGINTS];
108 109 110 111 112
	char			x86_vendor_id[16];
	char			x86_model_id[64];
	/* in KB - valid for CPUS which support this call: */
	int			x86_cache_size;
	int			x86_cache_alignment;	/* In bytes */
113 114 115
	/* Cache QoS architectural values: */
	int			x86_cache_max_rmid;	/* max index */
	int			x86_cache_occ_scale;	/* scale to bytes */
116 117 118 119 120
	int			x86_power;
	unsigned long		loops_per_jiffy;
	/* cpuid returned max cores value: */
	u16			 x86_max_cores;
	u16			apicid;
Y
Yinghai Lu 已提交
121
	u16			initial_apicid;
122 123 124 125 126 127 128
	u16			x86_clflush_size;
	/* number of cores as seen by the OS: */
	u16			booted_cores;
	/* Physical processor id: */
	u16			phys_proc_id;
	/* Core id: */
	u16			cpu_core_id;
129 130
	/* Compute unit id */
	u8			compute_unit_id;
131 132
	/* Index into per_cpu list: */
	u16			cpu_index;
133
	u32			microcode;
134
};
135

136 137 138 139 140 141 142 143 144 145
#define X86_VENDOR_INTEL	0
#define X86_VENDOR_CYRIX	1
#define X86_VENDOR_AMD		2
#define X86_VENDOR_UMC		3
#define X86_VENDOR_CENTAUR	5
#define X86_VENDOR_TRANSMETA	7
#define X86_VENDOR_NSC		8
#define X86_VENDOR_NUM		9

#define X86_VENDOR_UNKNOWN	0xff
146

147 148 149
/*
 * capabilities of CPUs
 */
150 151 152 153
extern struct cpuinfo_x86	boot_cpu_data;
extern struct cpuinfo_x86	new_cpu_data;

extern struct tss_struct	doublefault_tss;
154 155
extern __u32			cpu_caps_cleared[NCAPINTS];
extern __u32			cpu_caps_set[NCAPINTS];
156 157

#ifdef CONFIG_SMP
158
DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
159 160
#define cpu_data(cpu)		per_cpu(cpu_info, cpu)
#else
161
#define cpu_info		boot_cpu_data
162 163 164
#define cpu_data(cpu)		boot_cpu_data
#endif

165 166
extern const struct seq_operations cpuinfo_op;

167 168 169
#define cache_line_size()	(boot_cpu_data.x86_cache_alignment)

extern void cpu_detect(struct cpuinfo_x86 *c);
170
extern void fpu__detect(struct cpuinfo_x86 *c);
171

172
extern void early_cpu_init(void);
173 174
extern void identify_boot_cpu(void);
extern void identify_secondary_cpu(struct cpuinfo_x86 *);
175
extern void print_cpu_info(struct cpuinfo_x86 *);
176
void print_cpu_msr(struct cpuinfo_x86 *);
177 178
extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
179
extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
180

181
extern void detect_extended_topology(struct cpuinfo_x86 *c);
182 183
extern void detect_ht(struct cpuinfo_x86 *c);

184 185 186 187 188 189 190 191
#ifdef CONFIG_X86_32
extern int have_cpuid_p(void);
#else
static inline int have_cpuid_p(void)
{
	return 1;
}
#endif
192
static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
193
				unsigned int *ecx, unsigned int *edx)
194 195
{
	/* ecx is often an input as well as an output. */
196
	asm volatile("cpuid"
197 198 199 200
	    : "=a" (*eax),
	      "=b" (*ebx),
	      "=c" (*ecx),
	      "=d" (*edx)
201 202
	    : "0" (*eax), "2" (*ecx)
	    : "memory");
203 204
}

205 206 207 208
static inline void load_cr3(pgd_t *pgdir)
{
	write_cr3(__pa(pgdir));
}
209

210 211 212
#ifdef CONFIG_X86_32
/* This is the TSS defined by the hardware. */
struct x86_hw_tss {
213 214 215
	unsigned short		back_link, __blh;
	unsigned long		sp0;
	unsigned short		ss0, __ss0h;
216
	unsigned long		sp1;
217 218

	/*
219 220 221 222 223 224
	 * We don't use ring 1, so ss1 is a convenient scratch space in
	 * the same cacheline as sp0.  We use ss1 to cache the value in
	 * MSR_IA32_SYSENTER_CS.  When we context switch
	 * MSR_IA32_SYSENTER_CS, we first check if the new value being
	 * written matches ss1, and, if it's not, then we wrmsr the new
	 * value and update ss1.
225
	 *
226 227 228 229
	 * The only reason we context switch MSR_IA32_SYSENTER_CS is
	 * that we set it to zero in vm86 tasks to avoid corrupting the
	 * stack if we were to go through the sysenter path from vm86
	 * mode.
230 231 232 233
	 */
	unsigned short		ss1;	/* MSR_IA32_SYSENTER_CS */

	unsigned short		__ss1h;
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	unsigned long		sp2;
	unsigned short		ss2, __ss2h;
	unsigned long		__cr3;
	unsigned long		ip;
	unsigned long		flags;
	unsigned long		ax;
	unsigned long		cx;
	unsigned long		dx;
	unsigned long		bx;
	unsigned long		sp;
	unsigned long		bp;
	unsigned long		si;
	unsigned long		di;
	unsigned short		es, __esh;
	unsigned short		cs, __csh;
	unsigned short		ss, __ssh;
	unsigned short		ds, __dsh;
	unsigned short		fs, __fsh;
	unsigned short		gs, __gsh;
	unsigned short		ldt, __ldth;
	unsigned short		trace;
	unsigned short		io_bitmap_base;

257 258 259
} __attribute__((packed));
#else
struct x86_hw_tss {
260 261 262 263 264 265 266 267 268 269 270
	u32			reserved1;
	u64			sp0;
	u64			sp1;
	u64			sp2;
	u64			reserved2;
	u64			ist[7];
	u32			reserved3;
	u32			reserved4;
	u16			reserved5;
	u16			io_bitmap_base;

271 272 273 274
} __attribute__((packed)) ____cacheline_aligned;
#endif

/*
275
 * IO-bitmap sizes:
276
 */
277 278 279 280 281
#define IO_BITMAP_BITS			65536
#define IO_BITMAP_BYTES			(IO_BITMAP_BITS/8)
#define IO_BITMAP_LONGS			(IO_BITMAP_BYTES/sizeof(long))
#define IO_BITMAP_OFFSET		offsetof(struct tss_struct, io_bitmap)
#define INVALID_IO_BITMAP_OFFSET	0x8000
282 283

struct tss_struct {
284 285 286 287
	/*
	 * The hardware state:
	 */
	struct x86_hw_tss	x86_tss;
288 289 290 291 292 293 294

	/*
	 * The extra 1 is there because the CPU will access an
	 * additional byte beyond the end of the IO permission
	 * bitmap. The extra byte must be all 1 bits, and must
	 * be within the limit.
	 */
295 296
	unsigned long		io_bitmap[IO_BITMAP_LONGS + 1];

297
	/*
298
	 * Space for the temporary SYSENTER stack:
299
	 */
300
	unsigned long		SYSENTER_stack[64];
301

302
} ____cacheline_aligned;
303

304
DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
305

306 307 308 309
#ifdef CONFIG_X86_32
DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
#endif

310 311 312
/*
 * Save the original ist values for checking stack pointers during debugging
 */
313
struct orig_ist {
314
	unsigned long		ist[7];
315 316
};

317
#ifdef CONFIG_X86_64
318
DECLARE_PER_CPU(struct orig_ist, orig_ist);
319

320 321 322 323 324 325 326 327 328 329 330 331 332
union irq_stack_union {
	char irq_stack[IRQ_STACK_SIZE];
	/*
	 * GCC hardcodes the stack canary as %gs:40.  Since the
	 * irq_stack is the object at %gs:0, we reserve the bottom
	 * 48 bytes of the irq stack for the canary.
	 */
	struct {
		char gs_base[40];
		unsigned long stack_canary;
	};
};

333
DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
334 335
DECLARE_INIT_PER_CPU(irq_stack_union);

336
DECLARE_PER_CPU(char *, irq_stack_ptr);
337 338
DECLARE_PER_CPU(unsigned int, irq_count);
extern asmlinkage void ignore_sysret(void);
339 340
#else	/* X86_64 */
#ifdef CONFIG_CC_STACKPROTECTOR
341 342 343 344 345 346 347 348 349 350
/*
 * Make sure stack canary segment base is cached-aligned:
 *   "For Intel Atom processors, avoid non zero segment base address
 *    that is not aligned to cache line boundary at all cost."
 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
 */
struct stack_canary {
	char __pad[20];		/* canary at %gs:20 */
	unsigned long canary;
};
351
DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
352
#endif
353 354 355 356 357 358 359 360 361
/*
 * per-CPU IRQ handling stacks
 */
struct irq_stack {
	u32                     stack[THREAD_SIZE/sizeof(u32)];
} __aligned(THREAD_SIZE);

DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
362
#endif	/* X86_64 */
363

364
extern unsigned int xstate_size;
365 366
extern void free_thread_xstate(struct task_struct *);
extern struct kmem_cache *task_xstate_cachep;
367

368 369
struct perf_event;

370
struct thread_struct {
371 372 373 374
	/* Cached TLS descriptors: */
	struct desc_struct	tls_array[GDT_ENTRY_TLS_ENTRIES];
	unsigned long		sp0;
	unsigned long		sp;
375
#ifdef CONFIG_X86_32
376
	unsigned long		sysenter_cs;
377
#else
378 379 380 381
	unsigned short		es;
	unsigned short		ds;
	unsigned short		fsindex;
	unsigned short		gsindex;
382
#endif
383
#ifdef CONFIG_X86_32
384
	unsigned long		ip;
385
#endif
386
#ifdef CONFIG_X86_64
387
	unsigned long		fs;
388
#endif
389
	unsigned long		gs;
390 391 392 393
	/* Save middle states of ptrace breakpoints */
	struct perf_event	*ptrace_bps[HBP_NUM];
	/* Debug status used for traps, single steps, etc... */
	unsigned long           debugreg6;
394 395
	/* Keep track of the exact dr7 value set by the user */
	unsigned long           ptrace_dr7;
396 397
	/* Fault info: */
	unsigned long		cr2;
398
	unsigned long		trap_nr;
399
	unsigned long		error_code;
400
	/* floating point and extended processor state */
401
	struct fpu		fpu;
402
#ifdef CONFIG_X86_32
403
	/* Virtual 86 mode info */
404 405
	struct vm86_struct __user *vm86_info;
	unsigned long		screen_bitmap;
406 407 408 409 410
	unsigned long		v86flags;
	unsigned long		v86mask;
	unsigned long		saved_sp0;
	unsigned int		saved_fs;
	unsigned int		saved_gs;
411
#endif
412 413 414 415 416
	/* IO permissions: */
	unsigned long		*io_bitmap_ptr;
	unsigned long		iopl;
	/* Max allowed port in the bitmap, in bytes: */
	unsigned		io_bitmap_max;
417 418
};

419 420 421 422 423 424 425
/*
 * Set IOPL bits in EFLAGS from given mask
 */
static inline void native_set_iopl_mask(unsigned mask)
{
#ifdef CONFIG_X86_32
	unsigned int reg;
426

427 428 429 430 431 432 433 434
	asm volatile ("pushfl;"
		      "popl %0;"
		      "andl %1, %0;"
		      "orl %2, %0;"
		      "pushl %0;"
		      "popfl"
		      : "=&r" (reg)
		      : "i" (~X86_EFLAGS_IOPL), "r" (mask));
435 436 437
#endif
}

438 439
static inline void
native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
440 441 442
{
	tss->x86_tss.sp0 = thread->sp0;
#ifdef CONFIG_X86_32
443
	/* Only happens when SEP is enabled, no need to test "SEP"arately: */
444 445 446 447 448 449
	if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
		tss->x86_tss.ss1 = thread->sysenter_cs;
		wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
	}
#endif
}
450

451 452 453 454 455 456 457
static inline void native_swapgs(void)
{
#ifdef CONFIG_X86_64
	asm volatile("swapgs" ::: "memory");
#endif
}

458
static inline unsigned long current_top_of_stack(void)
459
{
460
#ifdef CONFIG_X86_64
461
	return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
462 463 464 465
#else
	/* sp0 on x86_32 is special in and around vm86 mode. */
	return this_cpu_read_stable(cpu_current_top_of_stack);
#endif
466 467
}

468 469 470
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
471 472
#define __cpuid			native_cpuid
#define paravirt_enabled()	0
473

474 475
static inline void load_sp0(struct tss_struct *tss,
			    struct thread_struct *thread)
476 477 478 479
{
	native_load_sp0(tss, thread);
}

480
#define set_iopl_mask native_set_iopl_mask
481 482
#endif /* CONFIG_PARAVIRT */

483
typedef struct {
484
	unsigned long		seg;
485 486 487
} mm_segment_t;


488 489 490 491
/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

unsigned long get_wchan(struct task_struct *p);
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524

/*
 * Generic CPUID function
 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
 * resulting in stale register contents being returned.
 */
static inline void cpuid(unsigned int op,
			 unsigned int *eax, unsigned int *ebx,
			 unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = 0;
	__cpuid(eax, ebx, ecx, edx);
}

/* Some CPUID calls want 'count' to be placed in ecx */
static inline void cpuid_count(unsigned int op, int count,
			       unsigned int *eax, unsigned int *ebx,
			       unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = count;
	__cpuid(eax, ebx, ecx, edx);
}

/*
 * CPUID functions returning a single datum
 */
static inline unsigned int cpuid_eax(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
525

526 527
	return eax;
}
528

529 530 531 532 533
static inline unsigned int cpuid_ebx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
534

535 536
	return ebx;
}
537

538 539 540 541 542
static inline unsigned int cpuid_ecx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
543

544 545
	return ecx;
}
546

547 548 549 550 551
static inline unsigned int cpuid_edx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
552

553 554 555
	return edx;
}

556 557 558
/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
static inline void rep_nop(void)
{
559
	asm volatile("rep; nop" ::: "memory");
560 561
}

562 563 564 565 566
static inline void cpu_relax(void)
{
	rep_nop();
}

567 568
#define cpu_relax_lowlatency() cpu_relax()

569
/* Stop speculative execution and prefetching of modified code. */
570 571 572
static inline void sync_core(void)
{
	int tmp;
573

574
#ifdef CONFIG_M486
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	/*
	 * Do a CPUID if available, otherwise do a jump.  The jump
	 * can conveniently enough be the jump around CPUID.
	 */
	asm volatile("cmpl %2,%1\n\t"
		     "jl 1f\n\t"
		     "cpuid\n"
		     "1:"
		     : "=a" (tmp)
		     : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
		     : "ebx", "ecx", "edx", "memory");
#else
	/*
	 * CPUID is a barrier to speculative execution.
	 * Prefetched instructions are automatically
	 * invalidated when modified.
	 */
	asm volatile("cpuid"
		     : "=a" (tmp)
		     : "0" (1)
		     : "ebx", "ecx", "edx", "memory");
596
#endif
597 598 599
}

extern void select_idle_routine(const struct cpuinfo_x86 *c);
600
extern void init_amd_e400_c1e_mask(void);
601

602
extern unsigned long		boot_option_idle_override;
603
extern bool			amd_e400_c1e_detected;
604

605
enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
606
			 IDLE_POLL};
607

608 609 610
extern void enable_sep_cpu(void);
extern int sysenter_setup(void);

611
extern void early_trap_init(void);
612
void early_trap_pf_init(void);
613

614
/* Defined in head.S */
615
extern struct desc_ptr		early_gdt_descr;
616 617

extern void cpu_set_gdt(int);
618
extern void switch_to_new_gdt(int);
619
extern void load_percpu_segment(int);
620 621
extern void cpu_init(void);

622 623
static inline unsigned long get_debugctlmsr(void)
{
P
Peter Zijlstra 已提交
624
	unsigned long debugctlmsr = 0;
625 626 627 628 629 630 631

#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return 0;
#endif
	rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);

P
Peter Zijlstra 已提交
632
	return debugctlmsr;
633 634
}

635 636 637 638 639 640 641 642 643
static inline void update_debugctlmsr(unsigned long debugctlmsr)
{
#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return;
#endif
	wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
}

644 645
extern void set_task_blockstep(struct task_struct *task, bool on);

646 647 648 649 650 651 652
/*
 * from system description table in BIOS. Mostly for MCA use, but
 * others may find it useful:
 */
extern unsigned int		machine_id;
extern unsigned int		machine_submodel_id;
extern unsigned int		BIOS_revision;
653

654 655
/* Boot loader type from the setup header: */
extern int			bootloader_type;
656
extern int			bootloader_version;
657

658
extern char			ignore_fpu_irq;
659 660 661 662 663

#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
#define ARCH_HAS_PREFETCHW
#define ARCH_HAS_SPINLOCK_PREFETCH

664
#ifdef CONFIG_X86_32
665
# define BASE_PREFETCH		""
666
# define ARCH_HAS_PREFETCH
667
#else
668
# define BASE_PREFETCH		"prefetcht0 %P1"
669 670
#endif

671 672 673 674 675 676
/*
 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
 *
 * It's not worth to care about 3dnow prefetches for the K6
 * because they are microcoded there and very slow.
 */
677 678
static inline void prefetch(const void *x)
{
679
	alternative_input(BASE_PREFETCH, "prefetchnta %P1",
680
			  X86_FEATURE_XMM,
681
			  "m" (*(const char *)x));
682 683
}

684 685 686 687 688
/*
 * 3dnow prefetch to get an exclusive cache line.
 * Useful for spinlocks to avoid one state transition in the
 * cache coherency protocol:
 */
689 690
static inline void prefetchw(const void *x)
{
691 692 693
	alternative_input(BASE_PREFETCH, "prefetchw %P1",
			  X86_FEATURE_3DNOWPREFETCH,
			  "m" (*(const char *)x));
694 695
}

696 697 698 699 700
static inline void spin_lock_prefetch(const void *x)
{
	prefetchw(x);
}

701 702 703
#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
			   TOP_OF_KERNEL_STACK_PADDING)

704 705 706 707
#ifdef CONFIG_X86_32
/*
 * User space process size: 3GB (default).
 */
708
#define TASK_SIZE		PAGE_OFFSET
709
#define TASK_SIZE_MAX		TASK_SIZE
710 711 712 713
#define STACK_TOP		TASK_SIZE
#define STACK_TOP_MAX		STACK_TOP

#define INIT_THREAD  {							  \
714
	.sp0			= TOP_OF_INIT_STACK,			  \
715 716 717
	.vm86_info		= NULL,					  \
	.sysenter_cs		= __KERNEL_CS,				  \
	.io_bitmap_ptr		= NULL,					  \
718 719 720 721 722
}

extern unsigned long thread_saved_pc(struct task_struct *tsk);

/*
723
 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
724
 * This is necessary to guarantee that the entire "struct pt_regs"
725
 * is accessible even if the CPU haven't stored the SS/ESP registers
726 727 728 729 730 731
 * on the stack (interrupt gate does not save these registers
 * when switching to the same priv ring).
 * Therefore beware: accessing the ss/esp fields of the
 * "struct pt_regs" is possible, but they may contain the
 * completely wrong values.
 */
732 733 734 735 736
#define task_pt_regs(task) \
({									\
	unsigned long __ptr = (unsigned long)task_stack_page(task);	\
	__ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;		\
	((struct pt_regs *)__ptr) - 1;					\
737 738
})

739
#define KSTK_ESP(task)		(task_pt_regs(task)->sp)
740 741 742

#else
/*
743 744 745 746 747 748 749
 * User space process size. 47bits minus one guard page.  The guard
 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
 * the highest possible canonical userspace address, then that
 * syscall will enter the kernel with a non-canonical return
 * address, and SYSRET will explode dangerously.  We avoid this
 * particular problem by preventing anything from being mapped
 * at the maximum canonical address.
750
 */
751
#define TASK_SIZE_MAX	((1UL << 47) - PAGE_SIZE)
752 753 754 755

/* This decides where the kernel will search for a free chunk of vm
 * space during mmap's.
 */
756 757
#define IA32_PAGE_OFFSET	((current->personality & ADDR_LIMIT_3GB) ? \
					0xc0000000 : 0xFFFFe000)
758

759
#define TASK_SIZE		(test_thread_flag(TIF_ADDR32) ? \
760
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
761
#define TASK_SIZE_OF(child)	((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
762
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
763

764
#define STACK_TOP		TASK_SIZE
765
#define STACK_TOP_MAX		TASK_SIZE_MAX
766

767
#define INIT_THREAD  { \
768
	.sp0 = TOP_OF_INIT_STACK \
769 770 771 772 773 774
}

/*
 * Return saved PC of a blocked thread.
 * What is this good for? it will be always the scheduler or ret_from_fork.
 */
775
#define thread_saved_pc(t)	(*(unsigned long *)((t)->thread.sp - 8))
776

777
#define task_pt_regs(tsk)	((struct pt_regs *)(tsk)->thread.sp0 - 1)
778
extern unsigned long KSTK_ESP(struct task_struct *task);
779

780 781
#endif /* CONFIG_X86_64 */

I
Ingo Molnar 已提交
782 783 784
extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
					       unsigned long new_sp);

785 786
/*
 * This decides where the kernel will search for a free chunk of vm
787 788 789 790
 * space during mmap's.
 */
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(TASK_SIZE / 3))

791
#define KSTK_EIP(task)		(task_pt_regs(task)->ip)
792

793 794 795 796 797 798 799
/* Get/set a process' ability to use the timestamp counter instruction */
#define GET_TSC_CTL(adr)	get_tsc_mode((adr))
#define SET_TSC_CTL(val)	set_tsc_mode((val))

extern int get_tsc_mode(unsigned long adr);
extern int set_tsc_mode(unsigned int val);

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
/* Register/unregister a process' MPX related resource */
#define MPX_ENABLE_MANAGEMENT(tsk)	mpx_enable_management((tsk))
#define MPX_DISABLE_MANAGEMENT(tsk)	mpx_disable_management((tsk))

#ifdef CONFIG_X86_INTEL_MPX
extern int mpx_enable_management(struct task_struct *tsk);
extern int mpx_disable_management(struct task_struct *tsk);
#else
static inline int mpx_enable_management(struct task_struct *tsk)
{
	return -EINVAL;
}
static inline int mpx_disable_management(struct task_struct *tsk)
{
	return -EINVAL;
}
#endif /* CONFIG_X86_INTEL_MPX */

818
extern u16 amd_get_nb_id(int cpu);
819

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
{
	uint32_t base, eax, signature[3];

	for (base = 0x40000000; base < 0x40010000; base += 0x100) {
		cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);

		if (!memcmp(sig, signature, 12) &&
		    (leaves == 0 || ((eax - base) >= leaves)))
			return base;
	}

	return 0;
}

835 836 837 838
extern unsigned long arch_align_stack(unsigned long sp);
extern void free_init_pages(char *what, unsigned long begin, unsigned long end);

void default_idle(void);
839 840 841 842 843
#ifdef	CONFIG_XEN
bool xen_set_default_idle(void);
#else
#define xen_set_default_idle 0
#endif
844 845

void stop_this_cpu(void *dummy);
846
void df_debug(struct pt_regs *regs, long error_code);
H
H. Peter Anvin 已提交
847
#endif /* _ASM_X86_PROCESSOR_H */