socfpga.c 2.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *  Copyright (C) 2012 Altera Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
17
#include <linux/irqchip.h>
D
Dinh Nguyen 已提交
18
#include <linux/of_address.h>
19 20
#include <linux/of_irq.h>
#include <linux/of_platform.h>
21
#include <linux/reboot.h>
22 23 24

#include <asm/hardware/cache-l2x0.h>
#include <asm/mach/arch.h>
D
Dinh Nguyen 已提交
25
#include <asm/mach/map.h>
26
#include <asm/cacheflush.h>
27

D
Dinh Nguyen 已提交
28 29 30 31
#include "core.h"

void __iomem *sys_manager_base_addr;
void __iomem *rst_manager_base_addr;
32
unsigned long socfpga_cpu1start_addr;
D
Dinh Nguyen 已提交
33 34 35 36 37 38

void __init socfpga_sysmgr_init(void)
{
	struct device_node *np;

	np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
39 40

	if (of_property_read_u32(np, "cpu1-start-addr",
41
			(u32 *) &socfpga_cpu1start_addr))
42 43
		pr_err("SMP: Need cpu1-start-addr in device tree.\n");

44 45 46 47
	/* Ensure that socfpga_cpu1start_addr is visible to other CPUs */
	smp_wmb();
	sync_cache_w(&socfpga_cpu1start_addr);

D
Dinh Nguyen 已提交
48 49 50 51 52 53
	sys_manager_base_addr = of_iomap(np, 0);

	np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
	rst_manager_base_addr = of_iomap(np, 0);
}

54
static void __init socfpga_init_irq(void)
55
{
56
	irqchip_init();
D
Dinh Nguyen 已提交
57
	socfpga_sysmgr_init();
58 59
}

60
static void socfpga_cyclone5_restart(enum reboot_mode mode, const char *cmd)
61
{
D
Dinh Nguyen 已提交
62 63 64 65
	u32 temp;

	temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);

66
	if (mode == REBOOT_HARD)
D
Dinh Nguyen 已提交
67 68 69 70
		temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
	else
		temp |= RSTMGR_CTRL_SWWARMRSTREQ;
	writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
71 72 73 74 75 76 77 78
}

static const char *altera_dt_match[] = {
	"altr,socfpga",
	NULL
};

DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
79 80
	.l2c_aux_val	= 0,
	.l2c_aux_mask	= ~0,
D
Dinh Nguyen 已提交
81
	.smp		= smp_ops(socfpga_smp_ops),
82
	.init_irq	= socfpga_init_irq,
83 84 85
	.restart	= socfpga_cyclone5_restart,
	.dt_compat	= altera_dt_match,
MACHINE_END