exynos_drm_fimd.c 26.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18 19

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22

23
#include <video/of_display_timing.h>
24
#include <video/samsung_fimd.h>
25 26 27 28 29
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
30
#include "exynos_drm_iommu.h"
31 32 33 34 35 36 37 38 39 40 41

/*
 * FIMD is stand for Fully Interactive Mobile Display and
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
42 43 44 45 46 47
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
48 49 50 51 52 53 54
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
55
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
56
/* color key value register for hardware window 1 ~ 4. */
57
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
58 59 60 61 62 63

/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

#define get_fimd_context(dev)	platform_get_drvdata(to_platform_device(dev))

64 65 66 67
struct fimd_driver_data {
	unsigned int timing_base;
};

68
static struct fimd_driver_data exynos4_fimd_driver_data = {
69 70 71
	.timing_base = 0x0,
};

72
static struct fimd_driver_data exynos5_fimd_driver_data = {
73 74 75
	.timing_base = 0x20000,
};

76 77 78
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
79 80 81 82
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
83
	unsigned int		bpp;
I
Inki Dae 已提交
84
	dma_addr_t		dma_addr;
85 86
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
87
	bool			enabled;
88
	bool			resume;
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
};

struct fimd_context {
	struct exynos_drm_subdrv	subdrv;
	int				irq;
	struct drm_crtc			*crtc;
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			clkdiv;
	unsigned int			default_win;
	unsigned long			irq_flags;
	u32				vidcon0;
	u32				vidcon1;
104
	bool				suspended;
105
	struct mutex			lock;
106 107
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
108

109
	struct exynos_drm_panel_info *panel;
110 111
};

112 113
#ifdef CONFIG_OF
static const struct of_device_id fimd_driver_dt_match[] = {
114
	{ .compatible = "samsung,exynos4210-fimd",
115
	  .data = &exynos4_fimd_driver_data },
116
	{ .compatible = "samsung,exynos5250-fimd",
117 118 119 120 121 122
	  .data = &exynos5_fimd_driver_data },
	{},
};
MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
#endif

123 124 125
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
126 127 128 129 130 131 132 133
#ifdef CONFIG_OF
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

	if (of_id)
		return (struct fimd_driver_data *)of_id->data;
#endif

134 135 136 137
	return (struct fimd_driver_data *)
		platform_get_device_id(pdev)->driver_data;
}

138 139 140 141 142 143 144 145 146
static bool fimd_display_is_connected(struct device *dev)
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* TODO. */

	return true;
}

147
static void *fimd_get_panel(struct device *dev)
148 149 150 151 152
{
	struct fimd_context *ctx = get_fimd_context(dev);

	DRM_DEBUG_KMS("%s\n", __FILE__);

153
	return ctx->panel;
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
}

static int fimd_check_timing(struct device *dev, void *timing)
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* TODO. */

	return 0;
}

static int fimd_display_power_on(struct device *dev, int mode)
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

169
	/* TODO */
170 171 172 173

	return 0;
}

174
static struct exynos_drm_display_ops fimd_display_ops = {
175 176
	.type = EXYNOS_DISPLAY_TYPE_LCD,
	.is_connected = fimd_display_is_connected,
177
	.get_panel = fimd_get_panel,
178 179 180 181
	.check_timing = fimd_check_timing,
	.power_on = fimd_display_power_on,
};

182 183
static void fimd_dpms(struct device *subdrv_dev, int mode)
{
184 185
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);

186 187
	DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);

188 189
	mutex_lock(&ctx->lock);

190 191
	switch (mode) {
	case DRM_MODE_DPMS_ON:
192 193 194 195 196 197 198 199
		/*
		 * enable fimd hardware only if suspended status.
		 *
		 * P.S. fimd_dpms function would be called at booting time so
		 * clk_enable could be called double time.
		 */
		if (ctx->suspended)
			pm_runtime_get_sync(subdrv_dev);
200 201 202 203
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
204 205
		if (!ctx->suspended)
			pm_runtime_put_sync(subdrv_dev);
206 207 208 209 210
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
211 212

	mutex_unlock(&ctx->lock);
213 214 215 216 217
}

static void fimd_apply(struct device *subdrv_dev)
{
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);
218
	struct exynos_drm_manager *mgr = ctx->subdrv.manager;
219 220 221
	struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
	struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
	struct fimd_win_data *win_data;
222
	int i;
223 224 225

	DRM_DEBUG_KMS("%s\n", __FILE__);

226 227 228 229 230
	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled && (ovl_ops && ovl_ops->commit))
			ovl_ops->commit(subdrv_dev, i);
	}
231 232 233 234 235

	if (mgr_ops && mgr_ops->commit)
		mgr_ops->commit(subdrv_dev);
}

236 237 238
static void fimd_commit(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
239 240
	struct exynos_drm_panel_info *panel = ctx->panel;
	struct fb_videomode *timing = &panel->timing;
241 242
	struct fimd_driver_data *driver_data;
	struct platform_device *pdev = to_platform_device(dev);
243 244
	u32 val;

245
	driver_data = drm_fimd_get_driver_data(pdev);
I
Inki Dae 已提交
246 247 248
	if (ctx->suspended)
		return;

249 250 251
	DRM_DEBUG_KMS("%s\n", __FILE__);

	/* setup polarity values from machine code. */
252
	writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
253 254 255 256 257

	/* setup vertical timing values. */
	val = VIDTCON0_VBPD(timing->upper_margin - 1) |
	       VIDTCON0_VFPD(timing->lower_margin - 1) |
	       VIDTCON0_VSPW(timing->vsync_len - 1);
258
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
259 260 261 262 263

	/* setup horizontal timing values.  */
	val = VIDTCON1_HBPD(timing->left_margin - 1) |
	       VIDTCON1_HFPD(timing->right_margin - 1) |
	       VIDTCON1_HSPW(timing->hsync_len - 1);
264
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
265 266 267

	/* setup horizontal and vertical display size. */
	val = VIDTCON2_LINEVAL(timing->yres - 1) |
268 269 270
	       VIDTCON2_HOZVAL(timing->xres - 1) |
	       VIDTCON2_LINEVAL_E(timing->yres - 1) |
	       VIDTCON2_HOZVAL_E(timing->xres - 1);
271
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296

	/* setup clock source, clock divider, enable dma. */
	val = ctx->vidcon0;
	val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);

	if (ctx->clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
	else
		val &= ~VIDCON0_CLKDIR;	/* 1:1 clock */

	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
	writel(val, ctx->regs + VIDCON0);
}

static int fimd_enable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

	DRM_DEBUG_KMS("%s\n", __FILE__);

297 298 299
	if (ctx->suspended)
		return -EPERM;

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;
		val |= VIDINTCON0_INT_FRAME;

		val &= ~VIDINTCON0_FRAMESEL0_MASK;
		val |= VIDINTCON0_FRAMESEL0_VSYNC;
		val &= ~VIDINTCON0_FRAMESEL1_MASK;
		val |= VIDINTCON0_FRAMESEL1_NONE;

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

	DRM_DEBUG_KMS("%s\n", __FILE__);

324 325 326
	if (ctx->suspended)
		return;

327 328 329 330 331 332 333 334 335 336
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_FRAME;
		val &= ~VIDINTCON0_INT_ENABLE;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

337 338 339 340
static void fimd_wait_for_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

341 342 343 344 345 346 347 348 349 350 351 352
	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				DRM_HZ/20))
353 354 355
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

356
static struct exynos_drm_manager_ops fimd_manager_ops = {
357 358
	.dpms = fimd_dpms,
	.apply = fimd_apply,
359 360 361
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
362
	.wait_for_vblank = fimd_wait_for_vblank,
363 364 365 366 367 368 369
};

static void fimd_win_mode_set(struct device *dev,
			      struct exynos_drm_overlay *overlay)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
370
	int win;
371
	unsigned long offset;
372 373 374 375 376 377 378 379

	DRM_DEBUG_KMS("%s\n", __FILE__);

	if (!overlay) {
		dev_err(dev, "overlay is NULL\n");
		return;
	}

380 381 382 383 384 385 386
	win = overlay->zpos;
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

	if (win < 0 || win > WINDOWS_NR)
		return;

387 388 389 390 391
	offset = overlay->fb_x * (overlay->bpp >> 3);
	offset += overlay->fb_y * overlay->pitch;

	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);

392
	win_data = &ctx->win_data[win];
393

394 395 396 397 398 399
	win_data->offset_x = overlay->crtc_x;
	win_data->offset_y = overlay->crtc_y;
	win_data->ovl_width = overlay->crtc_width;
	win_data->ovl_height = overlay->crtc_height;
	win_data->fb_width = overlay->fb_width;
	win_data->fb_height = overlay->fb_height;
S
Seung-Woo Kim 已提交
400
	win_data->dma_addr = overlay->dma_addr[0] + offset;
401
	win_data->bpp = overlay->bpp;
402 403 404 405 406 407 408 409
	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
				(overlay->bpp >> 3);
	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
410
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
411 412
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
			overlay->fb_width, overlay->crtc_width);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
}

static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	val = WINCONx_ENWIN;

	switch (win_data->bpp) {
	case 1:
		val |= WINCON0_BPPMODE_1BPP;
		val |= WINCONx_BITSWP;
		val |= WINCONx_BURSTLEN_4WORD;
		break;
	case 2:
		val |= WINCON0_BPPMODE_2BPP;
		val |= WINCONx_BITSWP;
		val |= WINCONx_BURSTLEN_8WORD;
		break;
	case 4:
		val |= WINCON0_BPPMODE_4BPP;
		val |= WINCONx_BITSWP;
		val |= WINCONx_BURSTLEN_8WORD;
		break;
	case 8:
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
	case 16:
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case 24:
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case 32:
		val |= WINCON1_BPPMODE_28BPP_A4888
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

	writel(val, ctx->regs + WINCON(win));
}

static void fimd_win_set_colkey(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	unsigned int keycon0 = 0, keycon1 = 0;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

492
static void fimd_win_commit(struct device *dev, int zpos)
493 494 495
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
496
	int win = zpos;
497
	unsigned long val, alpha, size;
498 499
	unsigned int last_x;
	unsigned int last_y;
500 501 502

	DRM_DEBUG_KMS("%s\n", __FILE__);

I
Inki Dae 已提交
503 504 505
	if (ctx->suspended)
		return;

506 507 508
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
	if (win < 0 || win > WINDOWS_NR)
		return;

	win_data = &ctx->win_data[win];

	/*
	 * SHADOWCON register is used for enabling timing.
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
	val = readl(ctx->regs + SHADOWCON);
	val |= SHADOWCON_WINx_PROTECT(win);
	writel(val, ctx->regs + SHADOWCON);

	/* buffer start address */
I
Inki Dae 已提交
530
	val = (unsigned long)win_data->dma_addr;
531 532 533
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
534
	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
535
	val = (unsigned long)(win_data->dma_addr + size);
536 537 538
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
539
			(unsigned long)win_data->dma_addr, val, size);
540 541
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
542 543 544

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
545 546 547
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
548 549 550 551
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
552 553 554
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
555 556
	writel(val, ctx->regs + VIDOSD_A(win));

557 558 559 560 561 562 563
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

564 565 566
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

567 568
	writel(val, ctx->regs + VIDOSD_B(win));

569
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
570
			win_data->offset_x, win_data->offset_y, last_x, last_y);
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		alpha = VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(alpha, ctx->regs + VIDOSD_C(win));
	}

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
586
			offset = VIDOSD_C(win);
587
		val = win_data->ovl_width * win_data->ovl_height;
588 589 590 591 592 593 594 595 596 597 598
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

	fimd_win_set_pixfmt(dev, win);

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
		fimd_win_set_colkey(dev, win);

599 600 601 602 603
	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val |= WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

604 605 606 607 608
	/* Enable DMA channel and unprotect windows */
	val = readl(ctx->regs + SHADOWCON);
	val |= SHADOWCON_CHx_ENABLE(win);
	val &= ~SHADOWCON_WINx_PROTECT(win);
	writel(val, ctx->regs + SHADOWCON);
609 610

	win_data->enabled = true;
611 612
}

613
static void fimd_win_disable(struct device *dev, int zpos)
614 615
{
	struct fimd_context *ctx = get_fimd_context(dev);
616
	struct fimd_win_data *win_data;
617
	int win = zpos;
618 619 620 621
	u32 val;

	DRM_DEBUG_KMS("%s\n", __FILE__);

622 623 624
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

625 626 627
	if (win < 0 || win > WINDOWS_NR)
		return;

628 629
	win_data = &ctx->win_data[win];

630 631 632 633 634 635
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	/* protect windows */
	val = readl(ctx->regs + SHADOWCON);
	val |= SHADOWCON_WINx_PROTECT(win);
	writel(val, ctx->regs + SHADOWCON);

	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val &= ~WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

	/* unprotect windows */
	val = readl(ctx->regs + SHADOWCON);
	val &= ~SHADOWCON_CHx_ENABLE(win);
	val &= ~SHADOWCON_WINx_PROTECT(win);
	writel(val, ctx->regs + SHADOWCON);
651 652

	win_data->enabled = false;
653 654 655 656 657 658 659 660
}

static struct exynos_drm_overlay_ops fimd_overlay_ops = {
	.mode_set = fimd_win_mode_set,
	.commit = fimd_win_commit,
	.disable = fimd_win_disable,
};

661 662 663 664 665 666 667
static struct exynos_drm_manager fimd_manager = {
	.pipe		= -1,
	.ops		= &fimd_manager_ops,
	.overlay_ops	= &fimd_overlay_ops,
	.display_ops	= &fimd_display_ops,
};

668 669 670 671 672
static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
	struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
	struct drm_device *drm_dev = subdrv->drm_dev;
673
	struct exynos_drm_manager *manager = subdrv->manager;
674 675 676 677 678 679 680 681
	u32 val;

	val = readl(ctx->regs + VIDINTCON1);

	if (val & VIDINTCON1_INT_FRAME)
		/* VSYNC interrupt */
		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);

682 683 684
	/* check the crtc is detached already from encoder */
	if (manager->pipe < 0)
		goto out;
I
Inki Dae 已提交
685

686
	drm_handle_vblank(drm_dev, manager->pipe);
687
	exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
688

689 690 691 692 693
	/* set wait vsync event to zero and wake up queue. */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		DRM_WAKEUP(&ctx->wait_vsync_queue);
	}
694
out:
695 696 697
	return IRQ_HANDLED;
}

698
static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
699 700 701 702 703 704 705 706 707 708 709 710 711
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

	/*
	 * enable drm irq mode.
	 * - with irq_enabled = 1, we can use the vblank feature.
	 *
	 * P.S. note that we wouldn't use drm irq handler but
	 *	just specific driver own one instead because
	 *	drm framework supports only one irq handler.
	 */
	drm_dev->irq_enabled = 1;

712 713 714 715 716 717 718
	/*
	 * with vblank_disable_allowed = 1, vblank interrupt will be disabled
	 * by drm timer once a current process gives up ownership of
	 * vblank event.(after drm_vblank_put function is called)
	 */
	drm_dev->vblank_disable_allowed = 1;

719 720 721 722
	/* attach this sub driver to iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_attach_device(drm_dev, dev);

723 724 725
	return 0;
}

726
static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
727 728 729
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

730 731 732
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_detach_device(drm_dev, dev);
733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
}

static int fimd_calc_clkdiv(struct fimd_context *ctx,
			    struct fb_videomode *timing)
{
	unsigned long clk = clk_get_rate(ctx->lcd_clk);
	u32 retrace;
	u32 clkdiv;
	u32 best_framerate = 0;
	u32 framerate;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	retrace = timing->left_margin + timing->hsync_len +
				timing->right_margin + timing->xres;
	retrace *= timing->upper_margin + timing->vsync_len +
				timing->lower_margin + timing->yres;

	/* default framerate is 60Hz */
	if (!timing->refresh)
		timing->refresh = 60;

	clk /= retrace;

	for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
		int tmp;

		/* get best framerate */
		framerate = clk / clkdiv;
		tmp = timing->refresh - framerate;
		if (tmp < 0) {
			best_framerate = framerate;
			continue;
		} else {
			if (!best_framerate)
				best_framerate = framerate;
			else if (tmp < (best_framerate - framerate))
				best_framerate = framerate;
			break;
		}
	}

	return clkdiv;
}

static void fimd_clear_win(struct fimd_context *ctx, int win)
{
	u32 val;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	writel(0, ctx->regs + WINCON(win));
	writel(0, ctx->regs + VIDOSD_A(win));
	writel(0, ctx->regs + VIDOSD_B(win));
	writel(0, ctx->regs + VIDOSD_C(win));

	if (win == 1 || win == 2)
		writel(0, ctx->regs + VIDOSD_D(win));

	val = readl(ctx->regs + SHADOWCON);
	val &= ~SHADOWCON_WINx_PROTECT(win);
	writel(val, ctx->regs + SHADOWCON);
}

797
static int fimd_clock(struct fimd_context *ctx, bool enable)
798 799 800 801 802 803
{
	DRM_DEBUG_KMS("%s\n", __FILE__);

	if (enable) {
		int ret;

V
Vikas Sajjan 已提交
804
		ret = clk_prepare_enable(ctx->bus_clk);
805 806 807
		if (ret < 0)
			return ret;

V
Vikas Sajjan 已提交
808
		ret = clk_prepare_enable(ctx->lcd_clk);
809
		if  (ret < 0) {
V
Vikas Sajjan 已提交
810
			clk_disable_unprepare(ctx->bus_clk);
811 812
			return ret;
		}
813
	} else {
V
Vikas Sajjan 已提交
814 815
		clk_disable_unprepare(ctx->lcd_clk);
		clk_disable_unprepare(ctx->bus_clk);
816 817 818 819 820
	}

	return 0;
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
static void fimd_window_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		fimd_win_disable(dev, i);
	}
	fimd_wait_for_vblank(dev);
}

static void fimd_window_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

848 849
static int fimd_activate(struct fimd_context *ctx, bool enable)
{
850
	struct device *dev = ctx->subdrv.dev;
851 852 853 854 855 856
	if (enable) {
		int ret;

		ret = fimd_clock(ctx, true);
		if (ret < 0)
			return ret;
857 858 859 860 861 862

		ctx->suspended = false;

		/* if vblank was enabled status, enable it again. */
		if (test_and_clear_bit(0, &ctx->irq_flags))
			fimd_enable_vblank(dev);
863 864

		fimd_window_resume(dev);
865
	} else {
866 867
		fimd_window_suspend(dev);

868
		fimd_clock(ctx, false);
869 870 871 872 873 874
		ctx->suspended = true;
	}

	return 0;
}

875
static int fimd_probe(struct platform_device *pdev)
876 877 878 879 880
{
	struct device *dev = &pdev->dev;
	struct fimd_context *ctx;
	struct exynos_drm_subdrv *subdrv;
	struct exynos_drm_fimd_pdata *pdata;
881
	struct exynos_drm_panel_info *panel;
882 883 884 885 886 887
	struct resource *res;
	int win;
	int ret = -EINVAL;

	DRM_DEBUG_KMS("%s\n", __FILE__);

888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
	if (pdev->dev.of_node) {
		pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
		if (!pdata) {
			DRM_ERROR("memory allocation for pdata failed\n");
			return -ENOMEM;
		}

		ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
					OF_USE_NATIVE_MODE);
		if (ret) {
			DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
			return ret;
		}
	} else {
		pdata = pdev->dev.platform_data;
		if (!pdata) {
			DRM_ERROR("no platform data specified\n");
			return -EINVAL;
		}
907 908
	}

909 910 911
	panel = &pdata->panel;
	if (!panel) {
		dev_err(dev, "panel is null.\n");
912 913 914
		return -EINVAL;
	}

915
	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
916 917 918
	if (!ctx)
		return -ENOMEM;

919
	ctx->bus_clk = devm_clk_get(dev, "fimd");
920 921
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
922
		return PTR_ERR(ctx->bus_clk);
923 924
	}

925
	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
926 927
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
928
		return PTR_ERR(ctx->lcd_clk);
929 930 931 932
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

933 934 935
	ctx->regs = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
936

937
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
938 939
	if (!res) {
		dev_err(dev, "irq request failed.\n");
940
		return -ENXIO;
941 942 943 944
	}

	ctx->irq = res->start;

945 946 947
	ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
							0, "drm_fimd", ctx);
	if (ret) {
948
		dev_err(dev, "irq request failed.\n");
949
		return ret;
950 951 952 953 954
	}

	ctx->vidcon0 = pdata->vidcon0;
	ctx->vidcon1 = pdata->vidcon1;
	ctx->default_win = pdata->default_win;
955
	ctx->panel = panel;
956 957
	DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
	atomic_set(&ctx->wait_vsync_event, 0);
958 959 960

	subdrv = &ctx->subdrv;

961 962
	subdrv->dev = dev;
	subdrv->manager = &fimd_manager;
963 964 965
	subdrv->probe = fimd_subdrv_probe;
	subdrv->remove = fimd_subdrv_remove;

966 967
	mutex_init(&ctx->lock);

968
	platform_set_drvdata(pdev, ctx);
969 970 971 972

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

973 974 975 976 977 978
	ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
	panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;

	DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
			panel->timing.pixclock, ctx->clkdiv);

979 980 981
	for (win = 0; win < WINDOWS_NR; win++)
		fimd_clear_win(ctx, win);

982 983 984 985 986
	exynos_drm_subdrv_register(subdrv);

	return 0;
}

987
static int fimd_remove(struct platform_device *pdev)
988
{
989
	struct device *dev = &pdev->dev;
990 991 992 993 994 995
	struct fimd_context *ctx = platform_get_drvdata(pdev);

	DRM_DEBUG_KMS("%s\n", __FILE__);

	exynos_drm_subdrv_unregister(&ctx->subdrv);

996 997 998 999 1000 1001 1002 1003 1004
	if (ctx->suspended)
		goto out;

	pm_runtime_set_suspended(dev);
	pm_runtime_put_sync(dev);

out:
	pm_runtime_disable(dev);

1005 1006 1007
	return 0;
}

I
Inki Dae 已提交
1008 1009 1010
#ifdef CONFIG_PM_SLEEP
static int fimd_suspend(struct device *dev)
{
1011
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1012

1013 1014 1015 1016 1017
	/*
	 * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
	 * called here, an error would be returned by that interface
	 * because the usage_count of pm runtime is more than 1.
	 */
1018 1019 1020 1021
	if (!pm_runtime_suspended(dev))
		return fimd_activate(ctx, false);

	return 0;
I
Inki Dae 已提交
1022 1023 1024 1025
}

static int fimd_resume(struct device *dev)
{
1026
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1027

1028 1029 1030 1031 1032
	/*
	 * if entered to sleep when lcd panel was on, the usage_count
	 * of pm runtime would still be 1 so in this case, fimd driver
	 * should be on directly not drawing on pm runtime interface.
	 */
1033
	if (!pm_runtime_suspended(dev)) {
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
		int ret;

		ret = fimd_activate(ctx, true);
		if (ret < 0)
			return ret;

		/*
		 * in case of dpms on(standby), fimd_apply function will
		 * be called by encoder's dpms callback to update fimd's
		 * registers but in case of sleep wakeup, it's not.
		 * so fimd_apply function should be called at here.
		 */
		fimd_apply(dev);
	}
I
Inki Dae 已提交
1048 1049 1050 1051 1052

	return 0;
}
#endif

1053 1054 1055 1056 1057 1058 1059
#ifdef CONFIG_PM_RUNTIME
static int fimd_runtime_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

	DRM_DEBUG_KMS("%s\n", __FILE__);

1060
	return fimd_activate(ctx, false);
1061 1062 1063 1064 1065 1066 1067 1068
}

static int fimd_runtime_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

	DRM_DEBUG_KMS("%s\n", __FILE__);

1069
	return fimd_activate(ctx, true);
1070 1071 1072
}
#endif

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
static struct platform_device_id fimd_driver_ids[] = {
	{
		.name		= "exynos4-fb",
		.driver_data	= (unsigned long)&exynos4_fimd_driver_data,
	}, {
		.name		= "exynos5-fb",
		.driver_data	= (unsigned long)&exynos5_fimd_driver_data,
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimd_driver_ids);

1085
static const struct dev_pm_ops fimd_pm_ops = {
I
Inki Dae 已提交
1086
	SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
1087 1088 1089
	SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
};

1090
struct platform_driver fimd_driver = {
1091
	.probe		= fimd_probe,
1092
	.remove		= fimd_remove,
1093
	.id_table       = fimd_driver_ids,
1094 1095 1096
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1097
		.pm	= &fimd_pm_ops,
1098
		.of_match_table = of_match_ptr(fimd_driver_dt_match),
1099 1100
	},
};