sdhci-pci-core.c 44.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*  linux/drivers/mmc/host/sdhci-pci.c - SDHCI on PCI bus interface
 *
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
 */

15
#include <linux/string.h>
16 17
#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/module.h>
19 20
#include <linux/pci.h>
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/device.h>
23
#include <linux/mmc/host.h>
24
#include <linux/mmc/mmc.h>
25 26
#include <linux/scatterlist.h>
#include <linux/io.h>
27
#include <linux/gpio.h>
28
#include <linux/pm_runtime.h>
29
#include <linux/mmc/slot-gpio.h>
30
#include <linux/mmc/sdhci-pci-data.h>
31
#include <linux/acpi.h>
32 33

#include "sdhci.h"
34
#include "sdhci-pci.h"
35
#include "sdhci-pci-o2micro.h"
36

37 38 39 40
static int sdhci_pci_enable_dma(struct sdhci_host *host);
static void sdhci_pci_set_bus_width(struct sdhci_host *host, int width);
static void sdhci_pci_hw_reset(struct sdhci_host *host);

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
#ifdef CONFIG_PM_SLEEP
static int __sdhci_pci_suspend_host(struct sdhci_pci_chip *chip)
{
	int i, ret;

	for (i = 0; i < chip->num_slots; i++) {
		struct sdhci_pci_slot *slot = chip->slots[i];
		struct sdhci_host *host;

		if (!slot)
			continue;

		host = slot->host;

		if (chip->pm_retune && host->tuning_mode != SDHCI_TUNING_MODE_3)
			mmc_retune_needed(host->mmc);

		ret = sdhci_suspend_host(host);
		if (ret)
			goto err_pci_suspend;

		if (host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ)
			sdhci_enable_irq_wakeups(host);
	}

	return 0;

err_pci_suspend:
	while (--i >= 0)
		sdhci_resume_host(chip->slots[i]->host);
	return ret;
}

static int sdhci_pci_init_wakeup(struct sdhci_pci_chip *chip)
{
	mmc_pm_flag_t pm_flags = 0;
	int i;

	for (i = 0; i < chip->num_slots; i++) {
		struct sdhci_pci_slot *slot = chip->slots[i];

		if (slot)
			pm_flags |= slot->host->mmc->pm_flags;
	}

	return device_init_wakeup(&chip->pdev->dev,
				  (pm_flags & MMC_PM_KEEP_POWER) &&
				  (pm_flags & MMC_PM_WAKE_SDIO_IRQ));
}

static int sdhci_pci_suspend_host(struct sdhci_pci_chip *chip)
{
	int ret;

	ret = __sdhci_pci_suspend_host(chip);
	if (ret)
		return ret;

	sdhci_pci_init_wakeup(chip);

	return 0;
}

int sdhci_pci_resume_host(struct sdhci_pci_chip *chip)
{
	struct sdhci_pci_slot *slot;
	int i, ret;

	for (i = 0; i < chip->num_slots; i++) {
		slot = chip->slots[i];
		if (!slot)
			continue;

		ret = sdhci_resume_host(slot->host);
		if (ret)
			return ret;
	}

	return 0;
}
#endif

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
#ifdef CONFIG_PM
static int sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip *chip)
{
	struct sdhci_pci_slot *slot;
	struct sdhci_host *host;
	int i, ret;

	for (i = 0; i < chip->num_slots; i++) {
		slot = chip->slots[i];
		if (!slot)
			continue;

		host = slot->host;

		ret = sdhci_runtime_suspend_host(host);
		if (ret)
			goto err_pci_runtime_suspend;

		if (chip->rpm_retune &&
		    host->tuning_mode != SDHCI_TUNING_MODE_3)
			mmc_retune_needed(host->mmc);
	}

	return 0;

err_pci_runtime_suspend:
	while (--i >= 0)
		sdhci_runtime_resume_host(chip->slots[i]->host);
	return ret;
}

static int sdhci_pci_runtime_resume_host(struct sdhci_pci_chip *chip)
{
	struct sdhci_pci_slot *slot;
	int i, ret;

	for (i = 0; i < chip->num_slots; i++) {
		slot = chip->slots[i];
		if (!slot)
			continue;

		ret = sdhci_runtime_resume_host(slot->host);
		if (ret)
			return ret;
	}

	return 0;
}
#endif

173 174 175 176 177 178 179 180
/*****************************************************************************\
 *                                                                           *
 * Hardware specific quirk handling                                          *
 *                                                                           *
\*****************************************************************************/

static int ricoh_probe(struct sdhci_pci_chip *chip)
{
181 182
	if (chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG ||
	    chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SONY)
183
		chip->quirks |= SDHCI_QUIRK_NO_CARD_NO_RESET;
184 185 186 187 188 189 190 191
	return 0;
}

static int ricoh_mmc_probe_slot(struct sdhci_pci_slot *slot)
{
	slot->host->caps =
		((0x21 << SDHCI_TIMEOUT_CLK_SHIFT)
			& SDHCI_TIMEOUT_CLK_MASK) |
192

193 194 195 196 197
		((0x21 << SDHCI_CLOCK_BASE_SHIFT)
			& SDHCI_CLOCK_BASE_MASK) |

		SDHCI_TIMEOUT_CLK_UNIT |
		SDHCI_CAN_VDD_330 |
198
		SDHCI_CAN_DO_HISPD |
199 200 201 202
		SDHCI_CAN_DO_SDMA;
	return 0;
}

203
#ifdef CONFIG_PM_SLEEP
204 205 206 207 208 209
static int ricoh_mmc_resume(struct sdhci_pci_chip *chip)
{
	/* Apply a delay to allow controller to settle */
	/* Otherwise it becomes confused if card state changed
		during suspend */
	msleep(500);
210
	return sdhci_pci_resume_host(chip);
211
}
212
#endif
213 214 215

static const struct sdhci_pci_fixes sdhci_ricoh = {
	.probe		= ricoh_probe,
216 217 218
	.quirks		= SDHCI_QUIRK_32BIT_DMA_ADDR |
			  SDHCI_QUIRK_FORCE_DMA |
			  SDHCI_QUIRK_CLOCK_BEFORE_RESET,
219 220
};

221 222
static const struct sdhci_pci_fixes sdhci_ricoh_mmc = {
	.probe_slot	= ricoh_mmc_probe_slot,
223
#ifdef CONFIG_PM_SLEEP
224
	.resume		= ricoh_mmc_resume,
225
#endif
226 227 228 229 230 231
	.quirks		= SDHCI_QUIRK_32BIT_DMA_ADDR |
			  SDHCI_QUIRK_CLOCK_BEFORE_RESET |
			  SDHCI_QUIRK_NO_CARD_NO_RESET |
			  SDHCI_QUIRK_MISSING_CAPS
};

232 233 234 235 236 237 238 239 240 241 242 243 244
static const struct sdhci_pci_fixes sdhci_ene_712 = {
	.quirks		= SDHCI_QUIRK_SINGLE_POWER_WRITE |
			  SDHCI_QUIRK_BROKEN_DMA,
};

static const struct sdhci_pci_fixes sdhci_ene_714 = {
	.quirks		= SDHCI_QUIRK_SINGLE_POWER_WRITE |
			  SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
			  SDHCI_QUIRK_BROKEN_DMA,
};

static const struct sdhci_pci_fixes sdhci_cafe = {
	.quirks		= SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
245
			  SDHCI_QUIRK_NO_BUSY_IRQ |
246
			  SDHCI_QUIRK_BROKEN_CARD_DETECTION |
247
			  SDHCI_QUIRK_BROKEN_TIMEOUT_VAL,
248 249
};

250 251 252 253
static const struct sdhci_pci_fixes sdhci_intel_qrk = {
	.quirks		= SDHCI_QUIRK_NO_HISPD_BIT,
};

254 255 256 257 258 259
static int mrst_hc_probe_slot(struct sdhci_pci_slot *slot)
{
	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
	return 0;
}

260 261 262 263
/*
 * ADMA operation is disabled for Moorestown platform due to
 * hardware bugs.
 */
264
static int mrst_hc_probe(struct sdhci_pci_chip *chip)
265 266
{
	/*
267 268
	 * slots number is fixed here for MRST as SDIO3/5 are never used and
	 * have hardware bugs.
269 270 271 272 273
	 */
	chip->num_slots = 1;
	return 0;
}

274 275 276 277 278 279
static int pch_hc_probe_slot(struct sdhci_pci_slot *slot)
{
	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
	return 0;
}

280
#ifdef CONFIG_PM
281

282
static irqreturn_t sdhci_pci_sd_cd(int irq, void *dev_id)
283 284 285 286 287 288 289 290
{
	struct sdhci_pci_slot *slot = dev_id;
	struct sdhci_host *host = slot->host;

	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	return IRQ_HANDLED;
}

291
static void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
292
{
293
	int err, irq, gpio = slot->cd_gpio;
294 295 296 297

	slot->cd_gpio = -EINVAL;
	slot->cd_irq = -EINVAL;

298 299 300
	if (!gpio_is_valid(gpio))
		return;

301
	err = devm_gpio_request(&slot->chip->pdev->dev, gpio, "sd_cd");
302 303 304 305 306 307 308 309 310 311 312
	if (err < 0)
		goto out;

	err = gpio_direction_input(gpio);
	if (err < 0)
		goto out_free;

	irq = gpio_to_irq(gpio);
	if (irq < 0)
		goto out_free;

313
	err = request_irq(irq, sdhci_pci_sd_cd, IRQF_TRIGGER_RISING |
314 315 316 317 318 319 320
			  IRQF_TRIGGER_FALLING, "sd_cd", slot);
	if (err)
		goto out_free;

	slot->cd_gpio = gpio;
	slot->cd_irq = irq;

321
	return;
322 323

out_free:
324
	devm_gpio_free(&slot->chip->pdev->dev, gpio);
325 326 327 328
out:
	dev_warn(&slot->chip->pdev->dev, "failed to setup card detect wake up\n");
}

329
static void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
330 331 332 333 334 335 336
{
	if (slot->cd_irq >= 0)
		free_irq(slot->cd_irq, slot);
}

#else

337 338 339 340 341 342 343
static inline void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
{
}

static inline void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
{
}
344 345 346

#endif

347 348
static int mfd_emmc_probe_slot(struct sdhci_pci_slot *slot)
{
349
	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE;
350
	slot->host->mmc->caps2 |= MMC_CAP2_BOOTPART_NOACC;
351 352 353
	return 0;
}

354 355
static int mfd_sdio_probe_slot(struct sdhci_pci_slot *slot)
{
356
	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE;
357 358 359
	return 0;
}

360 361
static const struct sdhci_pci_fixes sdhci_intel_mrst_hc0 = {
	.quirks		= SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
362
	.probe_slot	= mrst_hc_probe_slot,
363 364
};

365
static const struct sdhci_pci_fixes sdhci_intel_mrst_hc1_hc2 = {
366
	.quirks		= SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
367
	.probe		= mrst_hc_probe,
368 369
};

X
Xiaochen Shen 已提交
370 371
static const struct sdhci_pci_fixes sdhci_intel_mfd_sd = {
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
372
	.allow_runtime_pm = true,
373
	.own_cd_for_runtime_pm = true,
X
Xiaochen Shen 已提交
374 375
};

376 377
static const struct sdhci_pci_fixes sdhci_intel_mfd_sdio = {
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
378
	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON,
379
	.allow_runtime_pm = true,
380
	.probe_slot	= mfd_sdio_probe_slot,
381 382 383
};

static const struct sdhci_pci_fixes sdhci_intel_mfd_emmc = {
X
Xiaochen Shen 已提交
384
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
385
	.allow_runtime_pm = true,
386
	.probe_slot	= mfd_emmc_probe_slot,
X
Xiaochen Shen 已提交
387 388
};

389 390 391 392 393
static const struct sdhci_pci_fixes sdhci_intel_pch_sdio = {
	.quirks		= SDHCI_QUIRK_BROKEN_ADMA,
	.probe_slot	= pch_hc_probe_slot,
};

394 395
enum {
	INTEL_DSM_FNS		=  0,
396
	INTEL_DSM_DRV_STRENGTH	=  9,
397 398 399 400 401
	INTEL_DSM_D3_RETUNE	= 10,
};

struct intel_host {
	u32	dsm_fns;
402
	int	drv_strength;
403 404 405
	bool	d3_retune;
};

406
static const guid_t intel_dsm_guid =
407 408
	GUID_INIT(0xF6C13EA5, 0x65CD, 0x461F,
		  0xAB, 0x7A, 0x29, 0xF7, 0xE8, 0xD5, 0xBD, 0x61);
409 410 411 412 413 414

static int __intel_dsm(struct intel_host *intel_host, struct device *dev,
		       unsigned int fn, u32 *result)
{
	union acpi_object *obj;
	int err = 0;
415
	size_t len;
416

417
	obj = acpi_evaluate_dsm(ACPI_HANDLE(dev), &intel_dsm_guid, 0, fn, NULL);
418 419 420 421 422 423 424 425
	if (!obj)
		return -EOPNOTSUPP;

	if (obj->type != ACPI_TYPE_BUFFER || obj->buffer.length < 1) {
		err = -EINVAL;
		goto out;
	}

426 427 428 429
	len = min_t(size_t, obj->buffer.length, 4);

	*result = 0;
	memcpy(result, obj->buffer.pointer, len);
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
out:
	ACPI_FREE(obj);

	return err;
}

static int intel_dsm(struct intel_host *intel_host, struct device *dev,
		     unsigned int fn, u32 *result)
{
	if (fn > 31 || !(intel_host->dsm_fns & (1 << fn)))
		return -EOPNOTSUPP;

	return __intel_dsm(intel_host, dev, fn, result);
}

static void intel_dsm_init(struct intel_host *intel_host, struct device *dev,
			   struct mmc_host *mmc)
{
	int err;
	u32 val;

	err = __intel_dsm(intel_host, dev, INTEL_DSM_FNS, &intel_host->dsm_fns);
	if (err) {
		pr_debug("%s: DSM not supported, error %d\n",
			 mmc_hostname(mmc), err);
		return;
	}

	pr_debug("%s: DSM function mask %#x\n",
		 mmc_hostname(mmc), intel_host->dsm_fns);

461 462 463
	err = intel_dsm(intel_host, dev, INTEL_DSM_DRV_STRENGTH, &val);
	intel_host->drv_strength = err ? 0 : val;

464 465 466 467
	err = intel_dsm(intel_host, dev, INTEL_DSM_D3_RETUNE, &val);
	intel_host->d3_retune = err ? true : !!val;
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static void sdhci_pci_int_hw_reset(struct sdhci_host *host)
{
	u8 reg;

	reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
	reg |= 0x10;
	sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
	/* For eMMC, minimum is 1us but give it 9us for good measure */
	udelay(9);
	reg &= ~0x10;
	sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
	/* For eMMC, minimum is 200us but give it 300us for good measure */
	usleep_range(300, 1000);
}

483 484 485
static int intel_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
486
{
487 488 489
	struct sdhci_host *host = mmc_priv(card->host);
	struct sdhci_pci_slot *slot = sdhci_priv(host);
	struct intel_host *intel_host = sdhci_pci_priv(slot);
490

491
	return intel_host->drv_strength;
492 493
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
static int bxt_get_cd(struct mmc_host *mmc)
{
	int gpio_cd = mmc_gpio_get_cd(mmc);
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	int ret = 0;

	if (!gpio_cd)
		return 0;

	spin_lock_irqsave(&host->lock, flags);

	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

	ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
out:
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
#define SDHCI_INTEL_PWR_TIMEOUT_CNT	20
#define SDHCI_INTEL_PWR_TIMEOUT_UDELAY	100

static void sdhci_intel_set_power(struct sdhci_host *host, unsigned char mode,
				  unsigned short vdd)
{
	int cntr;
	u8 reg;

	sdhci_set_power(host, mode, vdd);

	if (mode == MMC_POWER_OFF)
		return;

	/*
	 * Bus power might not enable after D3 -> D0 transition due to the
	 * present state not yet having propagated. Retry for up to 2ms.
	 */
	for (cntr = 0; cntr < SDHCI_INTEL_PWR_TIMEOUT_CNT; cntr++) {
		reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
		if (reg & SDHCI_POWER_ON)
			break;
		udelay(SDHCI_INTEL_PWR_TIMEOUT_UDELAY);
		reg |= SDHCI_POWER_ON;
		sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
	}
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
#define INTEL_HS400_ES_REG 0x78
#define INTEL_HS400_ES_BIT BIT(0)

static void intel_hs400_enhanced_strobe(struct mmc_host *mmc,
					struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 val;

	val = sdhci_readl(host, INTEL_HS400_ES_REG);
	if (ios->enhanced_strobe)
		val |= INTEL_HS400_ES_BIT;
	else
		val &= ~INTEL_HS400_ES_BIT;
	sdhci_writel(host, val, INTEL_HS400_ES_REG);
}

561 562 563 564 565 566 567 568 569 570
static const struct sdhci_ops sdhci_intel_byt_ops = {
	.set_clock		= sdhci_set_clock,
	.set_power		= sdhci_intel_set_power,
	.enable_dma		= sdhci_pci_enable_dma,
	.set_bus_width		= sdhci_pci_set_bus_width,
	.reset			= sdhci_reset,
	.set_uhs_signaling	= sdhci_set_uhs_signaling,
	.hw_reset		= sdhci_pci_hw_reset,
};

571 572 573 574 575 576 577 578 579 580
static void byt_read_dsm(struct sdhci_pci_slot *slot)
{
	struct intel_host *intel_host = sdhci_pci_priv(slot);
	struct device *dev = &slot->chip->pdev->dev;
	struct mmc_host *mmc = slot->host->mmc;

	intel_dsm_init(intel_host, dev, mmc);
	slot->chip->rpm_retune = intel_host->d3_retune;
}

581 582
static int byt_emmc_probe_slot(struct sdhci_pci_slot *slot)
{
583
	byt_read_dsm(slot);
584
	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE |
585
				 MMC_CAP_HW_RESET | MMC_CAP_1_8V_DDR |
586
				 MMC_CAP_CMD_DURING_TFR |
587
				 MMC_CAP_WAIT_WHILE_BUSY;
588
	slot->hw_reset = sdhci_pci_int_hw_reset;
589 590
	if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BSW_EMMC)
		slot->host->timeout_clk = 1000; /* 1000 kHz i.e. 1 MHz */
591 592
	slot->host->mmc_host_ops.select_drive_strength =
						intel_select_drive_strength;
593 594 595
	return 0;
}

596 597 598 599 600 601 602 603 604 605 606 607 608
static int glk_emmc_probe_slot(struct sdhci_pci_slot *slot)
{
	int ret = byt_emmc_probe_slot(slot);

	if (slot->chip->pdev->device != PCI_DEVICE_ID_INTEL_GLK_EMMC) {
		slot->host->mmc->caps2 |= MMC_CAP2_HS400_ES,
		slot->host->mmc_host_ops.hs400_enhanced_strobe =
						intel_hs400_enhanced_strobe;
	}

	return ret;
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
#ifdef CONFIG_ACPI
static int ni_set_max_freq(struct sdhci_pci_slot *slot)
{
	acpi_status status;
	unsigned long long max_freq;

	status = acpi_evaluate_integer(ACPI_HANDLE(&slot->chip->pdev->dev),
				       "MXFQ", NULL, &max_freq);
	if (ACPI_FAILURE(status)) {
		dev_err(&slot->chip->pdev->dev,
			"MXFQ not found in acpi table\n");
		return -EINVAL;
	}

	slot->host->mmc->f_max = max_freq * 1000000;

	return 0;
}
#else
static inline int ni_set_max_freq(struct sdhci_pci_slot *slot)
{
	return 0;
}
#endif

634 635
static int ni_byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
{
636 637
	int err;

638 639
	byt_read_dsm(slot);

640 641 642 643
	err = ni_set_max_freq(slot);
	if (err)
		return err;

644 645 646 647 648
	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
				 MMC_CAP_WAIT_WHILE_BUSY;
	return 0;
}

649 650
static int byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
{
651
	byt_read_dsm(slot);
652 653
	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
				 MMC_CAP_WAIT_WHILE_BUSY;
654 655 656
	return 0;
}

657 658
static int byt_sd_probe_slot(struct sdhci_pci_slot *slot)
{
659
	byt_read_dsm(slot);
660
	slot->host->mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY |
661
				 MMC_CAP_AGGRESSIVE_PM | MMC_CAP_CD_WAKE;
662 663
	slot->cd_idx = 0;
	slot->cd_override_level = true;
664
	if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXT_SD ||
665
	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXTM_SD ||
666
	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_APL_SD ||
667
	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_SD)
668 669
		slot->host->mmc_host_ops.get_cd = bxt_get_cd;

670 671 672
	return 0;
}

673 674 675
static const struct sdhci_pci_fixes sdhci_intel_byt_emmc = {
	.allow_runtime_pm = true,
	.probe_slot	= byt_emmc_probe_slot,
676
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
677
	.quirks2	= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
678
			  SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
679
			  SDHCI_QUIRK2_STOP_WITH_TC,
680
	.ops		= &sdhci_intel_byt_ops,
681
	.priv_size	= sizeof(struct intel_host),
682 683
};

684 685 686 687 688 689 690 691 692 693 694
static const struct sdhci_pci_fixes sdhci_intel_glk_emmc = {
	.allow_runtime_pm	= true,
	.probe_slot		= glk_emmc_probe_slot,
	.quirks			= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
	.quirks2		= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
				  SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
				  SDHCI_QUIRK2_STOP_WITH_TC,
	.ops			= &sdhci_intel_byt_ops,
	.priv_size		= sizeof(struct intel_host),
};

695 696 697 698 699 700 701
static const struct sdhci_pci_fixes sdhci_ni_byt_sdio = {
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON |
			  SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
	.allow_runtime_pm = true,
	.probe_slot	= ni_byt_sdio_probe_slot,
	.ops		= &sdhci_intel_byt_ops,
702
	.priv_size	= sizeof(struct intel_host),
703 704
};

705
static const struct sdhci_pci_fixes sdhci_intel_byt_sdio = {
706
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
707 708
	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON |
			SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
709 710
	.allow_runtime_pm = true,
	.probe_slot	= byt_sdio_probe_slot,
711
	.ops		= &sdhci_intel_byt_ops,
712
	.priv_size	= sizeof(struct intel_host),
713 714 715
};

static const struct sdhci_pci_fixes sdhci_intel_byt_sd = {
716
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
717
	.quirks2	= SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON |
718 719
			  SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
			  SDHCI_QUIRK2_STOP_WITH_TC,
720
	.allow_runtime_pm = true,
721
	.own_cd_for_runtime_pm = true,
722
	.probe_slot	= byt_sd_probe_slot,
723
	.ops		= &sdhci_intel_byt_ops,
724
	.priv_size	= sizeof(struct intel_host),
725 726
};

727
/* Define Host controllers for Intel Merrifield platform */
728 729
#define INTEL_MRFLD_EMMC_0	0
#define INTEL_MRFLD_EMMC_1	1
730
#define INTEL_MRFLD_SD		2
731
#define INTEL_MRFLD_SDIO	3
732

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
#ifdef CONFIG_ACPI
static void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot)
{
	struct acpi_device *device, *child;

	device = ACPI_COMPANION(&slot->chip->pdev->dev);
	if (!device)
		return;

	acpi_device_fix_up_power(device);
	list_for_each_entry(child, &device->children, node)
		if (child->status.present && child->status.enabled)
			acpi_device_fix_up_power(child);
}
#else
static inline void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot) {}
#endif

751
static int intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot *slot)
752
{
753 754 755 756 757 758 759 760 761
	unsigned int func = PCI_FUNC(slot->chip->pdev->devfn);

	switch (func) {
	case INTEL_MRFLD_EMMC_0:
	case INTEL_MRFLD_EMMC_1:
		slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
					 MMC_CAP_8_BIT_DATA |
					 MMC_CAP_1_8V_DDR;
		break;
762 763 764
	case INTEL_MRFLD_SD:
		slot->host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		break;
765 766 767 768
	case INTEL_MRFLD_SDIO:
		slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
					 MMC_CAP_POWER_OFF_CARD;
		break;
769
	default:
770
		return -ENODEV;
771
	}
772 773

	intel_mrfld_mmc_fix_up_power_slot(slot);
774 775 776
	return 0;
}

777
static const struct sdhci_pci_fixes sdhci_intel_mrfld_mmc = {
778
	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
779 780
	.quirks2	= SDHCI_QUIRK2_BROKEN_HS200 |
			SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
781
	.allow_runtime_pm = true,
782
	.probe_slot	= intel_mrfld_mmc_probe_slot,
783 784
};

785 786 787 788 789 790 791 792 793
/* O2Micro extra registers */
#define O2_SD_LOCK_WP		0xD3
#define O2_SD_MULTI_VCC3V	0xEE
#define O2_SD_CLKREQ		0xEC
#define O2_SD_CAPS		0xE0
#define O2_SD_ADMA1		0xE2
#define O2_SD_ADMA2		0xE7
#define O2_SD_INF_MOD		0xF1

794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
static int jmicron_pmos(struct sdhci_pci_chip *chip, int on)
{
	u8 scratch;
	int ret;

	ret = pci_read_config_byte(chip->pdev, 0xAE, &scratch);
	if (ret)
		return ret;

	/*
	 * Turn PMOS on [bit 0], set over current detection to 2.4 V
	 * [bit 1:2] and enable over current debouncing [bit 6].
	 */
	if (on)
		scratch |= 0x47;
	else
		scratch &= ~0x47;

812
	return pci_write_config_byte(chip->pdev, 0xAE, scratch);
813 814 815 816 817
}

static int jmicron_probe(struct sdhci_pci_chip *chip)
{
	int ret;
818
	u16 mmcdev = 0;
819

820 821 822
	if (chip->pdev->revision == 0) {
		chip->quirks |= SDHCI_QUIRK_32BIT_DMA_ADDR |
			  SDHCI_QUIRK_32BIT_DMA_SIZE |
823
			  SDHCI_QUIRK_32BIT_ADMA_SIZE |
824
			  SDHCI_QUIRK_RESET_AFTER_REQUEST |
825
			  SDHCI_QUIRK_BROKEN_SMALL_PIO;
826 827
	}

828 829 830 831 832 833 834 835 836 837 838 839
	/*
	 * JMicron chips can have two interfaces to the same hardware
	 * in order to work around limitations in Microsoft's driver.
	 * We need to make sure we only bind to one of them.
	 *
	 * This code assumes two things:
	 *
	 * 1. The PCI code adds subfunctions in order.
	 *
	 * 2. The MMC interface has a lower subfunction number
	 *    than the SD interface.
	 */
840 841 842 843 844 845
	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_SD)
		mmcdev = PCI_DEVICE_ID_JMICRON_JMB38X_MMC;
	else if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD)
		mmcdev = PCI_DEVICE_ID_JMICRON_JMB388_ESD;

	if (mmcdev) {
846 847 848 849
		struct pci_dev *sd_dev;

		sd_dev = NULL;
		while ((sd_dev = pci_get_device(PCI_VENDOR_ID_JMICRON,
850
						mmcdev, sd_dev)) != NULL) {
851 852 853 854 855 856 857 858 859 860 861 862 863 864
			if ((PCI_SLOT(chip->pdev->devfn) ==
				PCI_SLOT(sd_dev->devfn)) &&
				(chip->pdev->bus == sd_dev->bus))
				break;
		}

		if (sd_dev) {
			pci_dev_put(sd_dev);
			dev_info(&chip->pdev->dev, "Refusing to bind to "
				"secondary interface.\n");
			return -ENODEV;
		}
	}

865 866 867 868 869 870 871 872 873 874
	/*
	 * JMicron chips need a bit of a nudge to enable the power
	 * output pins.
	 */
	ret = jmicron_pmos(chip, 1);
	if (ret) {
		dev_err(&chip->pdev->dev, "Failure enabling card power\n");
		return ret;
	}

875 876 877 878 879
	/* quirk for unsable RO-detection on JM388 chips */
	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD ||
	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
		chip->quirks |= SDHCI_QUIRK_UNSTABLE_RO_DETECT;

880 881 882
	return 0;
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
static void jmicron_enable_mmc(struct sdhci_host *host, int on)
{
	u8 scratch;

	scratch = readb(host->ioaddr + 0xC0);

	if (on)
		scratch |= 0x01;
	else
		scratch &= ~0x01;

	writeb(scratch, host->ioaddr + 0xC0);
}

static int jmicron_probe_slot(struct sdhci_pci_slot *slot)
{
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
	if (slot->chip->pdev->revision == 0) {
		u16 version;

		version = readl(slot->host->ioaddr + SDHCI_HOST_VERSION);
		version = (version & SDHCI_VENDOR_VER_MASK) >>
			SDHCI_VENDOR_VER_SHIFT;

		/*
		 * Older versions of the chip have lots of nasty glitches
		 * in the ADMA engine. It's best just to avoid it
		 * completely.
		 */
		if (version < 0xAC)
			slot->host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
	}

915 916 917 918 919 920 921 922 923
	/* JM388 MMC doesn't support 1.8V while SD supports it */
	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
		slot->host->ocr_avail_sd = MMC_VDD_32_33 | MMC_VDD_33_34 |
			MMC_VDD_29_30 | MMC_VDD_30_31 |
			MMC_VDD_165_195; /* allow 1.8V */
		slot->host->ocr_avail_mmc = MMC_VDD_32_33 | MMC_VDD_33_34 |
			MMC_VDD_29_30 | MMC_VDD_30_31; /* no 1.8V for MMC */
	}

924 925 926 927
	/*
	 * The secondary interface requires a bit set to get the
	 * interrupts.
	 */
928 929
	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
	    slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
930 931
		jmicron_enable_mmc(slot->host, 1);

932 933
	slot->host->mmc->caps |= MMC_CAP_BUS_WIDTH_TEST;

934 935 936
	return 0;
}

P
Pierre Ossman 已提交
937
static void jmicron_remove_slot(struct sdhci_pci_slot *slot, int dead)
938
{
P
Pierre Ossman 已提交
939 940 941
	if (dead)
		return;

942 943
	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
	    slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
944 945 946
		jmicron_enable_mmc(slot->host, 0);
}

947
#ifdef CONFIG_PM_SLEEP
948
static int jmicron_suspend(struct sdhci_pci_chip *chip)
949
{
950 951 952 953 954
	int i, ret;

	ret = __sdhci_pci_suspend_host(chip);
	if (ret)
		return ret;
955

956 957
	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
958
		for (i = 0; i < chip->num_slots; i++)
959 960 961
			jmicron_enable_mmc(chip->slots[i]->host, 0);
	}

962 963
	sdhci_pci_init_wakeup(chip);

964 965 966
	return 0;
}

967 968
static int jmicron_resume(struct sdhci_pci_chip *chip)
{
969 970
	int ret, i;

971 972
	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
973
		for (i = 0; i < chip->num_slots; i++)
974 975
			jmicron_enable_mmc(chip->slots[i]->host, 1);
	}
976 977 978 979 980 981 982

	ret = jmicron_pmos(chip, 1);
	if (ret) {
		dev_err(&chip->pdev->dev, "Failure enabling card power\n");
		return ret;
	}

983
	return sdhci_pci_resume_host(chip);
984
}
985
#endif
986

987
static const struct sdhci_pci_fixes sdhci_o2 = {
988 989
	.probe = sdhci_pci_o2_probe,
	.quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
990
	.quirks2 = SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD,
991
	.probe_slot = sdhci_pci_o2_probe_slot,
992
#ifdef CONFIG_PM_SLEEP
993
	.resume = sdhci_pci_o2_resume,
994
#endif
995 996
};

997
static const struct sdhci_pci_fixes sdhci_jmicron = {
998 999
	.probe		= jmicron_probe,

1000 1001 1002
	.probe_slot	= jmicron_probe_slot,
	.remove_slot	= jmicron_remove_slot,

1003
#ifdef CONFIG_PM_SLEEP
1004
	.suspend	= jmicron_suspend,
1005
	.resume		= jmicron_resume,
1006
#endif
1007 1008
};

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
/* SysKonnect CardBus2SDIO extra registers */
#define SYSKT_CTRL		0x200
#define SYSKT_RDFIFO_STAT	0x204
#define SYSKT_WRFIFO_STAT	0x208
#define SYSKT_POWER_DATA	0x20c
#define   SYSKT_POWER_330	0xef
#define   SYSKT_POWER_300	0xf8
#define   SYSKT_POWER_184	0xcc
#define SYSKT_POWER_CMD		0x20d
#define   SYSKT_POWER_START	(1 << 7)
#define SYSKT_POWER_STATUS	0x20e
#define   SYSKT_POWER_STATUS_OK	(1 << 0)
#define SYSKT_BOARD_REV		0x210
#define SYSKT_CHIP_REV		0x211
#define SYSKT_CONF_DATA		0x212
#define   SYSKT_CONF_DATA_1V8	(1 << 2)
#define   SYSKT_CONF_DATA_2V5	(1 << 1)
#define   SYSKT_CONF_DATA_3V3	(1 << 0)

static int syskt_probe(struct sdhci_pci_chip *chip)
{
	if ((chip->pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
		chip->pdev->class &= ~0x0000FF;
		chip->pdev->class |= PCI_SDHCI_IFDMA;
	}
	return 0;
}

static int syskt_probe_slot(struct sdhci_pci_slot *slot)
{
	int tm, ps;

	u8 board_rev = readb(slot->host->ioaddr + SYSKT_BOARD_REV);
	u8  chip_rev = readb(slot->host->ioaddr + SYSKT_CHIP_REV);
	dev_info(&slot->chip->pdev->dev, "SysKonnect CardBus2SDIO, "
					 "board rev %d.%d, chip rev %d.%d\n",
					 board_rev >> 4, board_rev & 0xf,
					 chip_rev >> 4,  chip_rev & 0xf);
	if (chip_rev >= 0x20)
		slot->host->quirks |= SDHCI_QUIRK_FORCE_DMA;

	writeb(SYSKT_POWER_330, slot->host->ioaddr + SYSKT_POWER_DATA);
	writeb(SYSKT_POWER_START, slot->host->ioaddr + SYSKT_POWER_CMD);
	udelay(50);
	tm = 10;  /* Wait max 1 ms */
	do {
		ps = readw(slot->host->ioaddr + SYSKT_POWER_STATUS);
		if (ps & SYSKT_POWER_STATUS_OK)
			break;
		udelay(100);
	} while (--tm);
	if (!tm) {
		dev_err(&slot->chip->pdev->dev,
			"power regulator never stabilized");
		writeb(0, slot->host->ioaddr + SYSKT_POWER_CMD);
		return -ENODEV;
	}

	return 0;
}

static const struct sdhci_pci_fixes sdhci_syskt = {
	.quirks		= SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
	.probe		= syskt_probe,
	.probe_slot	= syskt_probe_slot,
};

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
static int via_probe(struct sdhci_pci_chip *chip)
{
	if (chip->pdev->revision == 0x10)
		chip->quirks |= SDHCI_QUIRK_DELAY_AFTER_POWER;

	return 0;
}

static const struct sdhci_pci_fixes sdhci_via = {
	.probe		= via_probe,
};

1088 1089 1090 1091 1092 1093 1094 1095
static int rtsx_probe_slot(struct sdhci_pci_slot *slot)
{
	slot->host->mmc->caps2 |= MMC_CAP2_HS200;
	return 0;
}

static const struct sdhci_pci_fixes sdhci_rtsx = {
	.quirks2	= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1096
			SDHCI_QUIRK2_BROKEN_64_BIT_DMA |
1097 1098 1099 1100
			SDHCI_QUIRK2_BROKEN_DDR50,
	.probe_slot	= rtsx_probe_slot,
};

1101 1102 1103 1104 1105 1106 1107 1108
/*AMD chipset generation*/
enum amd_chipset_gen {
	AMD_CHIPSET_BEFORE_ML,
	AMD_CHIPSET_CZ,
	AMD_CHIPSET_NL,
	AMD_CHIPSET_UNKNOWN,
};

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
/* AMD registers */
#define AMD_SD_AUTO_PATTERN		0xB8
#define AMD_MSLEEP_DURATION		4
#define AMD_SD_MISC_CONTROL		0xD0
#define AMD_MAX_TUNE_VALUE		0x0B
#define AMD_AUTO_TUNE_SEL		0x10800
#define AMD_FIFO_PTR			0x30
#define AMD_BIT_MASK			0x1F

static void amd_tuning_reset(struct sdhci_host *host)
{
	unsigned int val;

	val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	val |= SDHCI_CTRL_PRESET_VAL_ENABLE | SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, val, SDHCI_HOST_CONTROL2);

	val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	val &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
}

static void amd_config_tuning_phase(struct pci_dev *pdev, u8 phase)
{
	unsigned int val;

	pci_read_config_dword(pdev, AMD_SD_AUTO_PATTERN, &val);
	val &= ~AMD_BIT_MASK;
	val |= (AMD_AUTO_TUNE_SEL | (phase << 1));
	pci_write_config_dword(pdev, AMD_SD_AUTO_PATTERN, val);
}

static void amd_enable_manual_tuning(struct pci_dev *pdev)
{
	unsigned int val;

	pci_read_config_dword(pdev, AMD_SD_MISC_CONTROL, &val);
	val |= AMD_FIFO_PTR;
	pci_write_config_dword(pdev, AMD_SD_MISC_CONTROL, val);
}

static int amd_execute_tuning(struct sdhci_host *host, u32 opcode)
{
	struct sdhci_pci_slot *slot = sdhci_priv(host);
	struct pci_dev *pdev = slot->chip->pdev;
	u8 valid_win = 0;
	u8 valid_win_max = 0;
	u8 valid_win_end = 0;
	u8 ctrl, tune_around;

	amd_tuning_reset(host);

	for (tune_around = 0; tune_around < 12; tune_around++) {
		amd_config_tuning_phase(pdev, tune_around);

		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
			valid_win = 0;
			msleep(AMD_MSLEEP_DURATION);
			ctrl = SDHCI_RESET_CMD | SDHCI_RESET_DATA;
			sdhci_writeb(host, ctrl, SDHCI_SOFTWARE_RESET);
		} else if (++valid_win > valid_win_max) {
			valid_win_max = valid_win;
			valid_win_end = tune_around;
		}
	}

	if (!valid_win_max) {
		dev_err(&pdev->dev, "no tuning point found\n");
		return -EIO;
	}

	amd_config_tuning_phase(pdev, valid_win_end - valid_win_max / 2);

	amd_enable_manual_tuning(pdev);

	host->mmc->retune_period = 0;

	return 0;
}

1189 1190 1191
static int amd_probe(struct sdhci_pci_chip *chip)
{
	struct pci_dev	*smbus_dev;
1192
	enum amd_chipset_gen gen;
1193 1194 1195

	smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
			PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	if (smbus_dev) {
		gen = AMD_CHIPSET_BEFORE_ML;
	} else {
		smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
				PCI_DEVICE_ID_AMD_KERNCZ_SMBUS, NULL);
		if (smbus_dev) {
			if (smbus_dev->revision < 0x51)
				gen = AMD_CHIPSET_CZ;
			else
				gen = AMD_CHIPSET_NL;
		} else {
			gen = AMD_CHIPSET_UNKNOWN;
		}
	}
1210

1211
	if (gen == AMD_CHIPSET_BEFORE_ML || gen == AMD_CHIPSET_CZ)
1212 1213 1214 1215 1216
		chip->quirks2 |= SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD;

	return 0;
}

1217 1218 1219 1220 1221 1222 1223 1224 1225
static const struct sdhci_ops amd_sdhci_pci_ops = {
	.set_clock			= sdhci_set_clock,
	.enable_dma			= sdhci_pci_enable_dma,
	.set_bus_width			= sdhci_pci_set_bus_width,
	.reset				= sdhci_reset,
	.set_uhs_signaling		= sdhci_set_uhs_signaling,
	.platform_execute_tuning	= amd_execute_tuning,
};

1226 1227
static const struct sdhci_pci_fixes sdhci_amd = {
	.probe		= amd_probe,
1228
	.ops		= &amd_sdhci_pci_ops,
1229 1230
};

B
Bill Pemberton 已提交
1231
static const struct pci_device_id pci_ids[] = {
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	SDHCI_PCI_DEVICE(RICOH, R5C822,  ricoh),
	SDHCI_PCI_DEVICE(RICOH, R5C843,  ricoh_mmc),
	SDHCI_PCI_DEVICE(RICOH, R5CE822, ricoh_mmc),
	SDHCI_PCI_DEVICE(RICOH, R5CE823, ricoh_mmc),
	SDHCI_PCI_DEVICE(ENE, CB712_SD,   ene_712),
	SDHCI_PCI_DEVICE(ENE, CB712_SD_2, ene_712),
	SDHCI_PCI_DEVICE(ENE, CB714_SD,   ene_714),
	SDHCI_PCI_DEVICE(ENE, CB714_SD_2, ene_714),
	SDHCI_PCI_DEVICE(MARVELL, 88ALP01_SD, cafe),
	SDHCI_PCI_DEVICE(JMICRON, JMB38X_SD,  jmicron),
	SDHCI_PCI_DEVICE(JMICRON, JMB38X_MMC, jmicron),
	SDHCI_PCI_DEVICE(JMICRON, JMB388_SD,  jmicron),
	SDHCI_PCI_DEVICE(JMICRON, JMB388_ESD, jmicron),
	SDHCI_PCI_DEVICE(SYSKONNECT, 8000, syskt),
	SDHCI_PCI_DEVICE(VIA, 95D0, via),
	SDHCI_PCI_DEVICE(REALTEK, 5250, rtsx),
	SDHCI_PCI_DEVICE(INTEL, QRK_SD,    intel_qrk),
	SDHCI_PCI_DEVICE(INTEL, MRST_SD0,  intel_mrst_hc0),
	SDHCI_PCI_DEVICE(INTEL, MRST_SD1,  intel_mrst_hc1_hc2),
	SDHCI_PCI_DEVICE(INTEL, MRST_SD2,  intel_mrst_hc1_hc2),
	SDHCI_PCI_DEVICE(INTEL, MFD_SD,    intel_mfd_sd),
	SDHCI_PCI_DEVICE(INTEL, MFD_SDIO1, intel_mfd_sdio),
	SDHCI_PCI_DEVICE(INTEL, MFD_SDIO2, intel_mfd_sdio),
	SDHCI_PCI_DEVICE(INTEL, MFD_EMMC0, intel_mfd_emmc),
	SDHCI_PCI_DEVICE(INTEL, MFD_EMMC1, intel_mfd_emmc),
	SDHCI_PCI_DEVICE(INTEL, PCH_SDIO0, intel_pch_sdio),
	SDHCI_PCI_DEVICE(INTEL, PCH_SDIO1, intel_pch_sdio),
	SDHCI_PCI_DEVICE(INTEL, BYT_EMMC,  intel_byt_emmc),
	SDHCI_PCI_SUBDEVICE(INTEL, BYT_SDIO, NI, 7884, ni_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, BYT_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, BYT_SD,    intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, BYT_EMMC2, intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, BSW_EMMC,  intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, BSW_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, BSW_SD,    intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO0, intel_mfd_sd),
	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO1, intel_mfd_sdio),
	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO2, intel_mfd_sdio),
	SDHCI_PCI_DEVICE(INTEL, CLV_EMMC0, intel_mfd_emmc),
	SDHCI_PCI_DEVICE(INTEL, CLV_EMMC1, intel_mfd_emmc),
	SDHCI_PCI_DEVICE(INTEL, MRFLD_MMC, intel_mrfld_mmc),
	SDHCI_PCI_DEVICE(INTEL, SPT_EMMC,  intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, SPT_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, SPT_SD,    intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, DNV_EMMC,  intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, BXT_EMMC,  intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, BXT_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, BXT_SD,    intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, BXTM_EMMC, intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, BXTM_SDIO, intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, BXTM_SD,   intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, APL_EMMC,  intel_byt_emmc),
	SDHCI_PCI_DEVICE(INTEL, APL_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, APL_SD,    intel_byt_sd),
1286
	SDHCI_PCI_DEVICE(INTEL, GLK_EMMC,  intel_glk_emmc),
1287 1288
	SDHCI_PCI_DEVICE(INTEL, GLK_SDIO,  intel_byt_sdio),
	SDHCI_PCI_DEVICE(INTEL, GLK_SD,    intel_byt_sd),
1289 1290 1291
	SDHCI_PCI_DEVICE(INTEL, CNP_EMMC,  intel_glk_emmc),
	SDHCI_PCI_DEVICE(INTEL, CNP_SD,    intel_byt_sd),
	SDHCI_PCI_DEVICE(INTEL, CNPH_SD,   intel_byt_sd),
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	SDHCI_PCI_DEVICE(O2, 8120,     o2),
	SDHCI_PCI_DEVICE(O2, 8220,     o2),
	SDHCI_PCI_DEVICE(O2, 8221,     o2),
	SDHCI_PCI_DEVICE(O2, 8320,     o2),
	SDHCI_PCI_DEVICE(O2, 8321,     o2),
	SDHCI_PCI_DEVICE(O2, FUJIN2,   o2),
	SDHCI_PCI_DEVICE(O2, SDS0,     o2),
	SDHCI_PCI_DEVICE(O2, SDS1,     o2),
	SDHCI_PCI_DEVICE(O2, SEABIRD0, o2),
	SDHCI_PCI_DEVICE(O2, SEABIRD1, o2),
	SDHCI_PCI_DEVICE_CLASS(AMD, SYSTEM_SDHCI, PCI_CLASS_MASK, amd),
	/* Generic SD host controller */
	{PCI_DEVICE_CLASS(SYSTEM_SDHCI, PCI_CLASS_MASK)},
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	{ /* end: all zeroes */ },
};

MODULE_DEVICE_TABLE(pci, pci_ids);

/*****************************************************************************\
 *                                                                           *
 * SDHCI core callbacks                                                      *
 *                                                                           *
\*****************************************************************************/

static int sdhci_pci_enable_dma(struct sdhci_host *host)
{
	struct sdhci_pci_slot *slot;
	struct pci_dev *pdev;

	slot = sdhci_priv(host);
	pdev = slot->chip->pdev;

	if (((pdev->class & 0xFFFF00) == (PCI_CLASS_SYSTEM_SDHCI << 8)) &&
		((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
1326
		(host->flags & SDHCI_USE_SDMA)) {
1327 1328 1329 1330 1331 1332 1333 1334 1335
		dev_warn(&pdev->dev, "Will use DMA mode even though HW "
			"doesn't fully claim to support it.\n");
	}

	pci_set_master(pdev);

	return 0;
}

1336
static void sdhci_pci_set_bus_width(struct sdhci_host *host, int width)
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl |= SDHCI_CTRL_8BITBUS;
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl |= SDHCI_CTRL_4BITBUS;
		ctrl &= ~SDHCI_CTRL_8BITBUS;
		break;
	default:
		ctrl &= ~(SDHCI_CTRL_8BITBUS | SDHCI_CTRL_4BITBUS);
		break;
	}

	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

1359
static void sdhci_pci_gpio_hw_reset(struct sdhci_host *host)
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
{
	struct sdhci_pci_slot *slot = sdhci_priv(host);
	int rst_n_gpio = slot->rst_n_gpio;

	if (!gpio_is_valid(rst_n_gpio))
		return;
	gpio_set_value_cansleep(rst_n_gpio, 0);
	/* For eMMC, minimum is 1us but give it 10us for good measure */
	udelay(10);
	gpio_set_value_cansleep(rst_n_gpio, 1);
	/* For eMMC, minimum is 200us but give it 300us for good measure */
	usleep_range(300, 1000);
}

1374 1375 1376 1377 1378 1379 1380 1381
static void sdhci_pci_hw_reset(struct sdhci_host *host)
{
	struct sdhci_pci_slot *slot = sdhci_priv(host);

	if (slot->hw_reset)
		slot->hw_reset(host);
}

1382
static const struct sdhci_ops sdhci_pci_ops = {
1383
	.set_clock	= sdhci_set_clock,
1384
	.enable_dma	= sdhci_pci_enable_dma,
1385
	.set_bus_width	= sdhci_pci_set_bus_width,
1386
	.reset		= sdhci_reset,
1387
	.set_uhs_signaling = sdhci_set_uhs_signaling,
1388
	.hw_reset		= sdhci_pci_hw_reset,
1389 1390 1391 1392 1393 1394 1395 1396
};

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

1397
#ifdef CONFIG_PM_SLEEP
1398
static int sdhci_pci_suspend(struct device *dev)
1399
{
1400
	struct pci_dev *pdev = to_pci_dev(dev);
1401
	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
1402 1403 1404 1405

	if (!chip)
		return 0;

1406 1407
	if (chip->fixes && chip->fixes->suspend)
		return chip->fixes->suspend(chip);
1408

1409
	return sdhci_pci_suspend_host(chip);
1410 1411
}

1412
static int sdhci_pci_resume(struct device *dev)
1413
{
1414
	struct pci_dev *pdev = to_pci_dev(dev);
1415
	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
1416 1417 1418 1419

	if (!chip)
		return 0;

1420 1421
	if (chip->fixes && chip->fixes->resume)
		return chip->fixes->resume(chip);
1422

1423
	return sdhci_pci_resume_host(chip);
1424
}
1425
#endif
1426

1427
#ifdef CONFIG_PM
1428 1429
static int sdhci_pci_runtime_suspend(struct device *dev)
{
G
Geliang Tang 已提交
1430
	struct pci_dev *pdev = to_pci_dev(dev);
1431
	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
1432 1433 1434 1435

	if (!chip)
		return 0;

1436 1437
	if (chip->fixes && chip->fixes->runtime_suspend)
		return chip->fixes->runtime_suspend(chip);
1438

1439
	return sdhci_pci_runtime_suspend_host(chip);
1440 1441 1442 1443
}

static int sdhci_pci_runtime_resume(struct device *dev)
{
G
Geliang Tang 已提交
1444
	struct pci_dev *pdev = to_pci_dev(dev);
1445
	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
1446 1447 1448 1449

	if (!chip)
		return 0;

1450 1451
	if (chip->fixes && chip->fixes->runtime_resume)
		return chip->fixes->runtime_resume(chip);
1452

1453
	return sdhci_pci_runtime_resume_host(chip);
1454
}
1455
#endif
1456 1457

static const struct dev_pm_ops sdhci_pci_pm_ops = {
1458
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pci_suspend, sdhci_pci_resume)
1459
	SET_RUNTIME_PM_OPS(sdhci_pci_runtime_suspend,
1460
			sdhci_pci_runtime_resume, NULL)
1461 1462
};

1463 1464 1465 1466 1467 1468
/*****************************************************************************\
 *                                                                           *
 * Device probing/removal                                                    *
 *                                                                           *
\*****************************************************************************/

B
Bill Pemberton 已提交
1469
static struct sdhci_pci_slot *sdhci_pci_probe_slot(
1470 1471
	struct pci_dev *pdev, struct sdhci_pci_chip *chip, int first_bar,
	int slotno)
1472 1473 1474
{
	struct sdhci_pci_slot *slot;
	struct sdhci_host *host;
1475
	int ret, bar = first_bar + slotno;
1476
	size_t priv_size = chip->fixes ? chip->fixes->priv_size : 0;
1477 1478 1479 1480 1481 1482

	if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
		dev_err(&pdev->dev, "BAR %d is not iomem. Aborting.\n", bar);
		return ERR_PTR(-ENODEV);
	}

1483
	if (pci_resource_len(pdev, bar) < 0x100) {
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		dev_err(&pdev->dev, "Invalid iomem size. You may "
			"experience problems.\n");
	}

	if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
		dev_err(&pdev->dev, "Vendor specific interface. Aborting.\n");
		return ERR_PTR(-ENODEV);
	}

	if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
		dev_err(&pdev->dev, "Unknown interface. Aborting.\n");
		return ERR_PTR(-ENODEV);
	}

1498
	host = sdhci_alloc_host(&pdev->dev, sizeof(*slot) + priv_size);
1499
	if (IS_ERR(host)) {
1500
		dev_err(&pdev->dev, "cannot allocate host\n");
J
Julia Lawall 已提交
1501
		return ERR_CAST(host);
1502 1503 1504 1505 1506 1507
	}

	slot = sdhci_priv(host);

	slot->chip = chip;
	slot->host = host;
1508
	slot->rst_n_gpio = -EINVAL;
1509
	slot->cd_gpio = -EINVAL;
1510
	slot->cd_idx = -1;
1511

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	/* Retrieve platform data if there is any */
	if (*sdhci_pci_get_data)
		slot->data = sdhci_pci_get_data(pdev, slotno);

	if (slot->data) {
		if (slot->data->setup) {
			ret = slot->data->setup(slot->data);
			if (ret) {
				dev_err(&pdev->dev, "platform setup failed\n");
				goto free;
			}
		}
1524 1525
		slot->rst_n_gpio = slot->data->rst_n_gpio;
		slot->cd_gpio = slot->data->cd_gpio;
1526 1527
	}

1528
	host->hw_name = "PCI";
1529 1530 1531
	host->ops = chip->fixes && chip->fixes->ops ?
		    chip->fixes->ops :
		    &sdhci_pci_ops;
1532
	host->quirks = chip->quirks;
1533
	host->quirks2 = chip->quirks2;
1534 1535 1536

	host->irq = pdev->irq;

1537
	ret = pcim_iomap_regions(pdev, BIT(bar), mmc_hostname(host->mmc));
1538 1539
	if (ret) {
		dev_err(&pdev->dev, "cannot request region\n");
1540
		goto cleanup;
1541 1542
	}

1543
	host->ioaddr = pcim_iomap_table(pdev)[bar];
1544

1545 1546 1547
	if (chip->fixes && chip->fixes->probe_slot) {
		ret = chip->fixes->probe_slot(slot);
		if (ret)
1548
			goto cleanup;
1549 1550
	}

1551
	if (gpio_is_valid(slot->rst_n_gpio)) {
1552
		if (!devm_gpio_request(&pdev->dev, slot->rst_n_gpio, "eMMC_reset")) {
1553 1554
			gpio_direction_output(slot->rst_n_gpio, 1);
			slot->host->mmc->caps |= MMC_CAP_HW_RESET;
1555
			slot->hw_reset = sdhci_pci_gpio_hw_reset;
1556 1557 1558 1559 1560 1561
		} else {
			dev_warn(&pdev->dev, "failed to request rst_n_gpio\n");
			slot->rst_n_gpio = -EINVAL;
		}
	}

1562
	host->mmc->pm_caps = MMC_PM_KEEP_POWER | MMC_PM_WAKE_SDIO_IRQ;
1563
	host->mmc->slotno = slotno;
1564
	host->mmc->caps2 |= MMC_CAP2_NO_PRESCAN_POWERUP;
1565

1566
	if (slot->cd_idx >= 0) {
1567
		ret = mmc_gpiod_request_cd(host->mmc, NULL, slot->cd_idx,
1568 1569 1570 1571 1572 1573 1574 1575
					   slot->cd_override_level, 0, NULL);
		if (ret == -EPROBE_DEFER)
			goto remove;

		if (ret) {
			dev_warn(&pdev->dev, "failed to setup card detect gpio\n");
			slot->cd_idx = -1;
		}
1576 1577
	}

1578 1579 1580 1581
	if (chip->fixes && chip->fixes->add_host)
		ret = chip->fixes->add_host(slot);
	else
		ret = sdhci_add_host(host);
1582
	if (ret)
1583
		goto remove;
1584

1585 1586
	sdhci_pci_add_own_cd(slot);

1587 1588 1589 1590 1591
	/*
	 * Check if the chip needs a separate GPIO for card detect to wake up
	 * from runtime suspend.  If it is not there, don't allow runtime PM.
	 * Note sdhci_pci_add_own_cd() sets slot->cd_gpio to -EINVAL on failure.
	 */
1592
	if (chip->fixes && chip->fixes->own_cd_for_runtime_pm &&
1593
	    !gpio_is_valid(slot->cd_gpio) && slot->cd_idx < 0)
1594 1595
		chip->allow_runtime_pm = false;

1596 1597
	return slot;

1598 1599
remove:
	if (chip->fixes && chip->fixes->remove_slot)
P
Pierre Ossman 已提交
1600
		chip->fixes->remove_slot(slot, 0);
1601

1602 1603 1604 1605
cleanup:
	if (slot->data && slot->data->cleanup)
		slot->data->cleanup(slot->data);

1606
free:
1607 1608 1609 1610 1611 1612 1613
	sdhci_free_host(host);

	return ERR_PTR(ret);
}

static void sdhci_pci_remove_slot(struct sdhci_pci_slot *slot)
{
P
Pierre Ossman 已提交
1614 1615 1616
	int dead;
	u32 scratch;

1617 1618
	sdhci_pci_remove_own_cd(slot);

P
Pierre Ossman 已提交
1619 1620 1621 1622 1623 1624
	dead = 0;
	scratch = readl(slot->host->ioaddr + SDHCI_INT_STATUS);
	if (scratch == (u32)-1)
		dead = 1;

	sdhci_remove_host(slot->host, dead);
1625 1626

	if (slot->chip->fixes && slot->chip->fixes->remove_slot)
P
Pierre Ossman 已提交
1627
		slot->chip->fixes->remove_slot(slot, dead);
1628

1629 1630 1631
	if (slot->data && slot->data->cleanup)
		slot->data->cleanup(slot->data);

1632 1633 1634
	sdhci_free_host(slot->host);
}

B
Bill Pemberton 已提交
1635
static void sdhci_pci_runtime_pm_allow(struct device *dev)
1636
{
1637
	pm_suspend_ignore_children(dev, 1);
1638 1639
	pm_runtime_set_autosuspend_delay(dev, 50);
	pm_runtime_use_autosuspend(dev);
1640 1641 1642
	pm_runtime_allow(dev);
	/* Stay active until mmc core scans for a card */
	pm_runtime_put_noidle(dev);
1643 1644
}

B
Bill Pemberton 已提交
1645
static void sdhci_pci_runtime_pm_forbid(struct device *dev)
1646 1647 1648 1649 1650
{
	pm_runtime_forbid(dev);
	pm_runtime_get_noresume(dev);
}

B
Bill Pemberton 已提交
1651
static int sdhci_pci_probe(struct pci_dev *pdev,
1652 1653 1654 1655 1656
				     const struct pci_device_id *ent)
{
	struct sdhci_pci_chip *chip;
	struct sdhci_pci_slot *slot;

S
Sergei Shtylyov 已提交
1657
	u8 slots, first_bar;
1658 1659 1660 1661 1662 1663
	int ret, i;

	BUG_ON(pdev == NULL);
	BUG_ON(ent == NULL);

	dev_info(&pdev->dev, "SDHCI controller found [%04x:%04x] (rev %x)\n",
S
Sergei Shtylyov 已提交
1664
		 (int)pdev->vendor, (int)pdev->device, (int)pdev->revision);
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687

	ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
	if (ret)
		return ret;

	slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
	dev_dbg(&pdev->dev, "found %d slot(s)\n", slots);
	if (slots == 0)
		return -ENODEV;

	BUG_ON(slots > MAX_SLOTS);

	ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
	if (ret)
		return ret;

	first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;

	if (first_bar > 5) {
		dev_err(&pdev->dev, "Invalid first BAR. Aborting.\n");
		return -ENODEV;
	}

1688
	ret = pcim_enable_device(pdev);
1689 1690 1691
	if (ret)
		return ret;

1692 1693 1694
	chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
		return -ENOMEM;
1695 1696

	chip->pdev = pdev;
1697
	chip->fixes = (const struct sdhci_pci_fixes *)ent->driver_data;
1698
	if (chip->fixes) {
1699
		chip->quirks = chip->fixes->quirks;
1700
		chip->quirks2 = chip->fixes->quirks2;
1701 1702
		chip->allow_runtime_pm = chip->fixes->allow_runtime_pm;
	}
1703
	chip->num_slots = slots;
1704 1705
	chip->pm_retune = true;
	chip->rpm_retune = true;
1706 1707 1708

	pci_set_drvdata(pdev, chip);

1709 1710 1711
	if (chip->fixes && chip->fixes->probe) {
		ret = chip->fixes->probe(chip);
		if (ret)
1712
			return ret;
1713 1714
	}

1715 1716
	slots = chip->num_slots;	/* Quirk may have changed this */

1717
	for (i = 0; i < slots; i++) {
1718
		slot = sdhci_pci_probe_slot(pdev, chip, first_bar, i);
1719
		if (IS_ERR(slot)) {
1720
			for (i--; i >= 0; i--)
1721
				sdhci_pci_remove_slot(chip->slots[i]);
1722
			return PTR_ERR(slot);
1723 1724 1725 1726 1727
		}

		chip->slots[i] = slot;
	}

1728 1729
	if (chip->allow_runtime_pm)
		sdhci_pci_runtime_pm_allow(&pdev->dev);
1730

1731 1732 1733
	return 0;
}

B
Bill Pemberton 已提交
1734
static void sdhci_pci_remove(struct pci_dev *pdev)
1735 1736
{
	int i;
1737
	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
1738

1739 1740
	if (chip->allow_runtime_pm)
		sdhci_pci_runtime_pm_forbid(&pdev->dev);
1741

1742 1743
	for (i = 0; i < chip->num_slots; i++)
		sdhci_pci_remove_slot(chip->slots[i]);
1744 1745 1746
}

static struct pci_driver sdhci_driver = {
1747
	.name =		"sdhci-pci",
1748
	.id_table =	pci_ids,
1749
	.probe =	sdhci_pci_probe,
B
Bill Pemberton 已提交
1750
	.remove =	sdhci_pci_remove,
1751 1752 1753
	.driver =	{
		.pm =   &sdhci_pci_pm_ops
	},
1754 1755
};

1756
module_pci_driver(sdhci_driver);
1757

1758
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
1759 1760
MODULE_DESCRIPTION("Secure Digital Host Controller Interface PCI driver");
MODULE_LICENSE("GPL");