intel_idle.c 31.1 KB
Newer Older
1 2 3
/*
 * intel_idle.c - native hardware idle loop for modern Intel processors
 *
4
 * Copyright (c) 2013, Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Len Brown <len.brown@intel.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 */

/*
 * intel_idle is a cpuidle driver that loads on specific Intel processors
 * in lieu of the legacy ACPI processor_idle driver.  The intent is to
 * make Linux more efficient on these processors, as intel_idle knows
 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
 */

/*
 * Design Assumptions
 *
 * All CPUs have same idle states as boot CPU
 *
 * Chipset BM_STS (bus master status) bit is a NOP
 *	for preventing entry into deep C-stats
 */

/*
 * Known limitations
 *
 * The driver currently initializes for_each_online_cpu() upon modprobe.
 * It it unaware of subsequent processors hot-added to the system.
 * This means that if you boot with maxcpus=n and later online
 * processors above n, those processors will use C1 only.
 *
 * ACPI has a .suspend hack to turn off deep c-statees during suspend
 * to avoid complications with the lapic timer workaround.
 * Have not seen issues with suspend, but may need same workaround here.
 *
 * There is currently no kernel-based automatic probing/loading mechanism
 * if the driver is built as a module.
 */

/* un-comment DEBUG to enable pr_debug() statements */
#define DEBUG

#include <linux/kernel.h>
#include <linux/cpuidle.h>
58
#include <linux/tick.h>
59 60
#include <trace/events/power.h>
#include <linux/sched.h>
61 62
#include <linux/notifier.h>
#include <linux/cpu.h>
63
#include <linux/module.h>
64
#include <asm/cpu_device_id.h>
65
#include <asm/mwait.h>
66
#include <asm/msr.h>
67

68
#define INTEL_IDLE_VERSION "0.4.1"
69 70 71 72 73 74 75
#define PREFIX "intel_idle: "

static struct cpuidle_driver intel_idle_driver = {
	.name = "intel_idle",
	.owner = THIS_MODULE,
};
/* intel_idle.max_cstate=0 disables driver */
76
static int max_cstate = CPUIDLE_STATE_MAX - 1;
77

78
static unsigned int mwait_substates;
79

80
#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
81
/* Reliable LAPIC Timer States, bit 1 for C1 etc.  */
82
static unsigned int lapic_timer_reliable_states = (1 << 1);	 /* Default to only C1 */
83

84 85 86 87 88 89 90 91
struct idle_cpu {
	struct cpuidle_state *state_table;

	/*
	 * Hardware C-state auto-demotion may not always be optimal.
	 * Indicate which enable bits to clear here.
	 */
	unsigned long auto_demotion_disable_flags;
92
	bool byt_auto_demotion_disable_flag;
L
Len Brown 已提交
93
	bool disable_promotion_to_c1e;
94 95 96
};

static const struct idle_cpu *icpu;
97
static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
98 99
static int intel_idle(struct cpuidle_device *dev,
			struct cpuidle_driver *drv, int index);
100 101
static void intel_idle_freeze(struct cpuidle_device *dev,
			      struct cpuidle_driver *drv, int index);
102
static int intel_idle_cpu_init(int cpu);
103 104 105

static struct cpuidle_state *cpuidle_state_table;

106 107 108 109 110 111 112 113
/*
 * Set this flag for states where the HW flushes the TLB for us
 * and so we don't need cross-calls to keep it consistent.
 * If this flag is set, SW flushes the TLB, so even if the
 * HW doesn't do the flushing, this flag is safe to use.
 */
#define CPUIDLE_FLAG_TLB_FLUSHED	0x10000

114 115 116 117 118 119 120 121 122 123
/*
 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
 * the C-state (top nibble) and sub-state (bottom nibble)
 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
 *
 * We store the hint at the top of our "flags" for each state.
 */
#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
#define MWAIT2flg(eax) ((eax & 0xFF) << 24)

124 125 126 127 128
/*
 * States are indexed by the cstate number,
 * which is also the index into the MWAIT hint array.
 * Thus C0 is a dummy.
 */
129
static struct cpuidle_state nehalem_cstates[] = {
130
	{
131
		.name = "C1-NHM",
132
		.desc = "MWAIT 0x00",
133
		.flags = MWAIT2flg(0x00),
134 135
		.exit_latency = 3,
		.target_residency = 6,
136 137
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
138 139 140
	{
		.name = "C1E-NHM",
		.desc = "MWAIT 0x01",
141
		.flags = MWAIT2flg(0x01),
L
Len Brown 已提交
142 143
		.exit_latency = 10,
		.target_residency = 20,
144 145
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
146
	{
147
		.name = "C3-NHM",
148
		.desc = "MWAIT 0x10",
149
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
150 151
		.exit_latency = 20,
		.target_residency = 80,
152 153
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
154
	{
155
		.name = "C6-NHM",
156
		.desc = "MWAIT 0x20",
157
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
158 159
		.exit_latency = 200,
		.target_residency = 800,
160 161
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
162 163
	{
		.enter = NULL }
164 165
};

166
static struct cpuidle_state snb_cstates[] = {
167
	{
168
		.name = "C1-SNB",
169
		.desc = "MWAIT 0x00",
170
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
171 172
		.exit_latency = 2,
		.target_residency = 2,
173 174
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
175 176 177
	{
		.name = "C1E-SNB",
		.desc = "MWAIT 0x01",
178
		.flags = MWAIT2flg(0x01),
L
Len Brown 已提交
179 180
		.exit_latency = 10,
		.target_residency = 20,
181 182
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
183
	{
184
		.name = "C3-SNB",
185
		.desc = "MWAIT 0x10",
186
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
187
		.exit_latency = 80,
188
		.target_residency = 211,
189 190
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
191
	{
192
		.name = "C6-SNB",
193
		.desc = "MWAIT 0x20",
194
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
195
		.exit_latency = 104,
196
		.target_residency = 345,
197 198
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
199
	{
200
		.name = "C7-SNB",
201
		.desc = "MWAIT 0x30",
202
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
203
		.exit_latency = 109,
204
		.target_residency = 345,
205 206
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
207 208
	{
		.enter = NULL }
209 210
};

L
Len Brown 已提交
211 212 213 214
static struct cpuidle_state byt_cstates[] = {
	{
		.name = "C1-BYT",
		.desc = "MWAIT 0x00",
215
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
216 217
		.exit_latency = 1,
		.target_residency = 1,
218 219
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
220 221 222
	{
		.name = "C6N-BYT",
		.desc = "MWAIT 0x58",
223
		.flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
224
		.exit_latency = 300,
L
Len Brown 已提交
225
		.target_residency = 275,
226 227
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
228 229 230
	{
		.name = "C6S-BYT",
		.desc = "MWAIT 0x52",
231
		.flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
232
		.exit_latency = 500,
L
Len Brown 已提交
233
		.target_residency = 560,
234 235
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
236 237 238
	{
		.name = "C7-BYT",
		.desc = "MWAIT 0x60",
239
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
240
		.exit_latency = 1200,
241
		.target_residency = 4000,
242 243
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
244 245 246
	{
		.name = "C7S-BYT",
		.desc = "MWAIT 0x64",
247
		.flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
248 249
		.exit_latency = 10000,
		.target_residency = 20000,
250 251
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
252 253 254 255
	{
		.enter = NULL }
};

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
static struct cpuidle_state cht_cstates[] = {
	{
		.name = "C1-CHT",
		.desc = "MWAIT 0x00",
		.flags = MWAIT2flg(0x00),
		.exit_latency = 1,
		.target_residency = 1,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C6N-CHT",
		.desc = "MWAIT 0x58",
		.flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 80,
		.target_residency = 275,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C6S-CHT",
		.desc = "MWAIT 0x52",
		.flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 200,
		.target_residency = 560,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C7-CHT",
		.desc = "MWAIT 0x60",
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 1200,
		.target_residency = 4000,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C7S-CHT",
		.desc = "MWAIT 0x64",
		.flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 10000,
		.target_residency = 20000,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.enter = NULL }
};

301
static struct cpuidle_state ivb_cstates[] = {
302
	{
L
Len Brown 已提交
303 304
		.name = "C1-IVB",
		.desc = "MWAIT 0x00",
305
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
306 307
		.exit_latency = 1,
		.target_residency = 1,
308 309
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
310 311 312
	{
		.name = "C1E-IVB",
		.desc = "MWAIT 0x01",
313
		.flags = MWAIT2flg(0x01),
L
Len Brown 已提交
314 315
		.exit_latency = 10,
		.target_residency = 20,
316 317
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
318
	{
L
Len Brown 已提交
319 320
		.name = "C3-IVB",
		.desc = "MWAIT 0x10",
321
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
322 323
		.exit_latency = 59,
		.target_residency = 156,
324 325
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
326
	{
L
Len Brown 已提交
327 328
		.name = "C6-IVB",
		.desc = "MWAIT 0x20",
329
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
330 331
		.exit_latency = 80,
		.target_residency = 300,
332 333
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
334
	{
L
Len Brown 已提交
335 336
		.name = "C7-IVB",
		.desc = "MWAIT 0x30",
337
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
338 339
		.exit_latency = 87,
		.target_residency = 300,
340 341
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
342 343
	{
		.enter = NULL }
L
Len Brown 已提交
344 345
};

346 347 348 349
static struct cpuidle_state ivt_cstates[] = {
	{
		.name = "C1-IVT",
		.desc = "MWAIT 0x00",
350
		.flags = MWAIT2flg(0x00),
351 352
		.exit_latency = 1,
		.target_residency = 1,
353 354
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
355 356 357
	{
		.name = "C1E-IVT",
		.desc = "MWAIT 0x01",
358
		.flags = MWAIT2flg(0x01),
359 360
		.exit_latency = 10,
		.target_residency = 80,
361 362
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
363 364 365
	{
		.name = "C3-IVT",
		.desc = "MWAIT 0x10",
366
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
367 368
		.exit_latency = 59,
		.target_residency = 156,
369 370
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
371 372 373
	{
		.name = "C6-IVT",
		.desc = "MWAIT 0x20",
374
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
375 376
		.exit_latency = 82,
		.target_residency = 300,
377 378
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
379 380 381 382 383 384 385 386
	{
		.enter = NULL }
};

static struct cpuidle_state ivt_cstates_4s[] = {
	{
		.name = "C1-IVT-4S",
		.desc = "MWAIT 0x00",
387
		.flags = MWAIT2flg(0x00),
388 389
		.exit_latency = 1,
		.target_residency = 1,
390 391
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
392 393 394
	{
		.name = "C1E-IVT-4S",
		.desc = "MWAIT 0x01",
395
		.flags = MWAIT2flg(0x01),
396 397
		.exit_latency = 10,
		.target_residency = 250,
398 399
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
400 401 402
	{
		.name = "C3-IVT-4S",
		.desc = "MWAIT 0x10",
403
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
404 405
		.exit_latency = 59,
		.target_residency = 300,
406 407
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
408 409 410
	{
		.name = "C6-IVT-4S",
		.desc = "MWAIT 0x20",
411
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
412 413
		.exit_latency = 84,
		.target_residency = 400,
414 415
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
416 417 418 419 420 421 422 423
	{
		.enter = NULL }
};

static struct cpuidle_state ivt_cstates_8s[] = {
	{
		.name = "C1-IVT-8S",
		.desc = "MWAIT 0x00",
424
		.flags = MWAIT2flg(0x00),
425 426
		.exit_latency = 1,
		.target_residency = 1,
427 428
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
429 430 431
	{
		.name = "C1E-IVT-8S",
		.desc = "MWAIT 0x01",
432
		.flags = MWAIT2flg(0x01),
433 434
		.exit_latency = 10,
		.target_residency = 500,
435 436
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
437 438 439
	{
		.name = "C3-IVT-8S",
		.desc = "MWAIT 0x10",
440
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
441 442
		.exit_latency = 59,
		.target_residency = 600,
443 444
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
445 446 447
	{
		.name = "C6-IVT-8S",
		.desc = "MWAIT 0x20",
448
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
449 450
		.exit_latency = 88,
		.target_residency = 700,
451 452
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
453 454 455 456
	{
		.enter = NULL }
};

457
static struct cpuidle_state hsw_cstates[] = {
458
	{
L
Len Brown 已提交
459 460
		.name = "C1-HSW",
		.desc = "MWAIT 0x00",
461
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
462 463
		.exit_latency = 2,
		.target_residency = 2,
464 465
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
466 467 468
	{
		.name = "C1E-HSW",
		.desc = "MWAIT 0x01",
469
		.flags = MWAIT2flg(0x01),
L
Len Brown 已提交
470 471
		.exit_latency = 10,
		.target_residency = 20,
472 473
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
474
	{
L
Len Brown 已提交
475 476
		.name = "C3-HSW",
		.desc = "MWAIT 0x10",
477
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
478 479
		.exit_latency = 33,
		.target_residency = 100,
480 481
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
482
	{
L
Len Brown 已提交
483 484
		.name = "C6-HSW",
		.desc = "MWAIT 0x20",
485
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
486 487
		.exit_latency = 133,
		.target_residency = 400,
488 489
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
490
	{
L
Len Brown 已提交
491 492
		.name = "C7s-HSW",
		.desc = "MWAIT 0x32",
493
		.flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
494 495
		.exit_latency = 166,
		.target_residency = 500,
496 497
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
498 499 500
	{
		.name = "C8-HSW",
		.desc = "MWAIT 0x40",
501
		.flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
502 503
		.exit_latency = 300,
		.target_residency = 900,
504 505
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
506 507 508
	{
		.name = "C9-HSW",
		.desc = "MWAIT 0x50",
509
		.flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
510 511
		.exit_latency = 600,
		.target_residency = 1800,
512 513
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
514 515 516
	{
		.name = "C10-HSW",
		.desc = "MWAIT 0x60",
517
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
518 519
		.exit_latency = 2600,
		.target_residency = 7700,
520 521
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
522 523
	{
		.enter = NULL }
L
Len Brown 已提交
524
};
L
Len Brown 已提交
525 526 527 528
static struct cpuidle_state bdw_cstates[] = {
	{
		.name = "C1-BDW",
		.desc = "MWAIT 0x00",
529
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
530 531
		.exit_latency = 2,
		.target_residency = 2,
532 533
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
534 535 536
	{
		.name = "C1E-BDW",
		.desc = "MWAIT 0x01",
537
		.flags = MWAIT2flg(0x01),
L
Len Brown 已提交
538 539
		.exit_latency = 10,
		.target_residency = 20,
540 541
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
542 543 544
	{
		.name = "C3-BDW",
		.desc = "MWAIT 0x10",
545
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
546 547
		.exit_latency = 40,
		.target_residency = 100,
548 549
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
550 551 552
	{
		.name = "C6-BDW",
		.desc = "MWAIT 0x20",
553
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
554 555
		.exit_latency = 133,
		.target_residency = 400,
556 557
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
558 559 560
	{
		.name = "C7s-BDW",
		.desc = "MWAIT 0x32",
561
		.flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
562 563
		.exit_latency = 166,
		.target_residency = 500,
564 565
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
566 567 568
	{
		.name = "C8-BDW",
		.desc = "MWAIT 0x40",
569
		.flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
570 571
		.exit_latency = 300,
		.target_residency = 900,
572 573
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
574 575 576
	{
		.name = "C9-BDW",
		.desc = "MWAIT 0x50",
577
		.flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
578 579
		.exit_latency = 600,
		.target_residency = 1800,
580 581
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
582 583 584
	{
		.name = "C10-BDW",
		.desc = "MWAIT 0x60",
585
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
586 587
		.exit_latency = 2600,
		.target_residency = 7700,
588 589
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
590 591 592
	{
		.enter = NULL }
};
L
Len Brown 已提交
593

L
Len Brown 已提交
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
static struct cpuidle_state skl_cstates[] = {
	{
		.name = "C1-SKL",
		.desc = "MWAIT 0x00",
		.flags = MWAIT2flg(0x00),
		.exit_latency = 2,
		.target_residency = 2,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C1E-SKL",
		.desc = "MWAIT 0x01",
		.flags = MWAIT2flg(0x01),
		.exit_latency = 10,
		.target_residency = 20,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C3-SKL",
		.desc = "MWAIT 0x10",
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 70,
		.target_residency = 100,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C6-SKL",
		.desc = "MWAIT 0x20",
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
623
		.exit_latency = 85,
L
Len Brown 已提交
624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
		.target_residency = 200,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C7s-SKL",
		.desc = "MWAIT 0x33",
		.flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 124,
		.target_residency = 800,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.name = "C8-SKL",
		.desc = "MWAIT 0x40",
		.flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
639
		.exit_latency = 200,
L
Len Brown 已提交
640 641 642
		.target_residency = 800,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
643 644 645 646 647 648 649 650
	{
		.name = "C9-SKL",
		.desc = "MWAIT 0x50",
		.flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 480,
		.target_residency = 5000,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
L
Len Brown 已提交
651 652 653 654 655 656 657 658 659 660 661 662
	{
		.name = "C10-SKL",
		.desc = "MWAIT 0x60",
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 890,
		.target_residency = 5000,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
	{
		.enter = NULL }
};

663
static struct cpuidle_state atom_cstates[] = {
664
	{
L
Len Brown 已提交
665
		.name = "C1E-ATM",
666
		.desc = "MWAIT 0x00",
667
		.flags = MWAIT2flg(0x00),
L
Len Brown 已提交
668 669
		.exit_latency = 10,
		.target_residency = 20,
670 671
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
672
	{
673
		.name = "C2-ATM",
674
		.desc = "MWAIT 0x10",
675
		.flags = MWAIT2flg(0x10),
676 677
		.exit_latency = 20,
		.target_residency = 80,
678 679
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
680
	{
681
		.name = "C4-ATM",
682
		.desc = "MWAIT 0x30",
683
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
684 685
		.exit_latency = 100,
		.target_residency = 400,
686 687
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
688
	{
689
		.name = "C6-ATM",
L
Len Brown 已提交
690
		.desc = "MWAIT 0x52",
691
		.flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
692 693
		.exit_latency = 140,
		.target_residency = 560,
694 695
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
696 697
	{
		.enter = NULL }
698
};
699
static struct cpuidle_state avn_cstates[] = {
700 701 702
	{
		.name = "C1-AVN",
		.desc = "MWAIT 0x00",
703
		.flags = MWAIT2flg(0x00),
704 705
		.exit_latency = 2,
		.target_residency = 2,
706 707
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
708 709 710
	{
		.name = "C6-AVN",
		.desc = "MWAIT 0x51",
711
		.flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
712 713
		.exit_latency = 15,
		.target_residency = 45,
714 715
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze, },
716 717
	{
		.enter = NULL }
718
};
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
static struct cpuidle_state knl_cstates[] = {
	{
		.name = "C1-KNL",
		.desc = "MWAIT 0x00",
		.flags = MWAIT2flg(0x00),
		.exit_latency = 1,
		.target_residency = 2,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze },
	{
		.name = "C6-KNL",
		.desc = "MWAIT 0x10",
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 120,
		.target_residency = 500,
		.enter = &intel_idle,
		.enter_freeze = intel_idle_freeze },
	{
		.enter = NULL }
};
739 740 741 742

/**
 * intel_idle
 * @dev: cpuidle_device
743
 * @drv: cpuidle driver
744
 * @index: index of cpuidle state
745
 *
746
 * Must be called under local_irq_disable().
747
 */
748 749
static int intel_idle(struct cpuidle_device *dev,
		struct cpuidle_driver *drv, int index)
750 751
{
	unsigned long ecx = 1; /* break on interrupt flag */
752
	struct cpuidle_state *state = &drv->states[index];
753
	unsigned long eax = flg2MWAIT(state->flags);
754 755 756 757 758
	unsigned int cstate;
	int cpu = smp_processor_id();

	cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;

759
	/*
760 761
	 * leave_mm() to avoid costly and often unnecessary wakeups
	 * for flushing the user TLB's associated with the active mm.
762
	 */
763
	if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
764 765
		leave_mm(cpu);

766
	if (!(lapic_timer_reliable_states & (1 << (cstate))))
767
		tick_broadcast_enter();
768

769
	mwait_idle_with_hints(eax, ecx);
770 771

	if (!(lapic_timer_reliable_states & (1 << (cstate))))
772
		tick_broadcast_exit();
773

774
	return index;
775 776
}

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
/**
 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
 * @dev: cpuidle_device
 * @drv: cpuidle driver
 * @index: state index
 */
static void intel_idle_freeze(struct cpuidle_device *dev,
			     struct cpuidle_driver *drv, int index)
{
	unsigned long ecx = 1; /* break on interrupt flag */
	unsigned long eax = flg2MWAIT(drv->states[index].flags);

	mwait_idle_with_hints(eax, ecx);
}

792 793
static void __setup_broadcast_timer(void *arg)
{
794
	unsigned long on = (unsigned long)arg;
795

796 797 798 799
	if (on)
		tick_broadcast_enable();
	else
		tick_broadcast_disable();
800 801
}

802 803
static int cpu_hotplug_notify(struct notifier_block *n,
			      unsigned long action, void *hcpu)
804 805
{
	int hotcpu = (unsigned long)hcpu;
806
	struct cpuidle_device *dev;
807

808
	switch (action & ~CPU_TASKS_FROZEN) {
809
	case CPU_ONLINE:
810 811 812 813 814 815 816 817 818 819 820

		if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
			smp_call_function_single(hotcpu, __setup_broadcast_timer,
						 (void *)true, 1);

		/*
		 * Some systems can hotplug a cpu at runtime after
		 * the kernel has booted, we have to initialize the
		 * driver in this case
		 */
		dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
821 822 823 824 825
		if (dev->registered)
			break;

		if (intel_idle_cpu_init(hotcpu))
			return NOTIFY_BAD;
826

827 828 829 830 831
		break;
	}
	return NOTIFY_OK;
}

832 833
static struct notifier_block cpu_hotplug_notifier = {
	.notifier_call = cpu_hotplug_notify,
834 835
};

836 837 838 839 840
static void auto_demotion_disable(void *dummy)
{
	unsigned long long msr_bits;

	rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
841
	msr_bits &= ~(icpu->auto_demotion_disable_flags);
842 843
	wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
}
L
Len Brown 已提交
844 845 846 847 848 849 850 851
static void c1e_promotion_disable(void *dummy)
{
	unsigned long long msr_bits;

	rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
	msr_bits &= ~0x2;
	wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
}
852

853 854 855
static const struct idle_cpu idle_cpu_nehalem = {
	.state_table = nehalem_cstates,
	.auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
L
Len Brown 已提交
856
	.disable_promotion_to_c1e = true,
857 858 859 860 861 862 863 864 865 866 867 868 869
};

static const struct idle_cpu idle_cpu_atom = {
	.state_table = atom_cstates,
};

static const struct idle_cpu idle_cpu_lincroft = {
	.state_table = atom_cstates,
	.auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
};

static const struct idle_cpu idle_cpu_snb = {
	.state_table = snb_cstates,
L
Len Brown 已提交
870
	.disable_promotion_to_c1e = true,
871 872
};

L
Len Brown 已提交
873 874 875
static const struct idle_cpu idle_cpu_byt = {
	.state_table = byt_cstates,
	.disable_promotion_to_c1e = true,
876
	.byt_auto_demotion_disable_flag = true,
L
Len Brown 已提交
877 878
};

879 880 881 882 883 884
static const struct idle_cpu idle_cpu_cht = {
	.state_table = cht_cstates,
	.disable_promotion_to_c1e = true,
	.byt_auto_demotion_disable_flag = true,
};

L
Len Brown 已提交
885 886
static const struct idle_cpu idle_cpu_ivb = {
	.state_table = ivb_cstates,
L
Len Brown 已提交
887
	.disable_promotion_to_c1e = true,
L
Len Brown 已提交
888 889
};

890 891 892 893 894
static const struct idle_cpu idle_cpu_ivt = {
	.state_table = ivt_cstates,
	.disable_promotion_to_c1e = true,
};

L
Len Brown 已提交
895 896
static const struct idle_cpu idle_cpu_hsw = {
	.state_table = hsw_cstates,
L
Len Brown 已提交
897
	.disable_promotion_to_c1e = true,
L
Len Brown 已提交
898 899
};

L
Len Brown 已提交
900 901 902 903 904
static const struct idle_cpu idle_cpu_bdw = {
	.state_table = bdw_cstates,
	.disable_promotion_to_c1e = true,
};

L
Len Brown 已提交
905 906 907 908 909 910
static const struct idle_cpu idle_cpu_skl = {
	.state_table = skl_cstates,
	.disable_promotion_to_c1e = true,
};


911 912 913 914 915
static const struct idle_cpu idle_cpu_avn = {
	.state_table = avn_cstates,
	.disable_promotion_to_c1e = true,
};

916 917 918 919
static const struct idle_cpu idle_cpu_knl = {
	.state_table = knl_cstates,
};

920 921 922
#define ICPU(model, cpu) \
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }

923
static const struct x86_cpu_id intel_idle_ids[] __initconst = {
924 925 926
	ICPU(0x1a, idle_cpu_nehalem),
	ICPU(0x1e, idle_cpu_nehalem),
	ICPU(0x1f, idle_cpu_nehalem),
927 928 929
	ICPU(0x25, idle_cpu_nehalem),
	ICPU(0x2c, idle_cpu_nehalem),
	ICPU(0x2e, idle_cpu_nehalem),
930 931
	ICPU(0x1c, idle_cpu_atom),
	ICPU(0x26, idle_cpu_lincroft),
932
	ICPU(0x2f, idle_cpu_nehalem),
933 934
	ICPU(0x2a, idle_cpu_snb),
	ICPU(0x2d, idle_cpu_snb),
935
	ICPU(0x36, idle_cpu_atom),
L
Len Brown 已提交
936
	ICPU(0x37, idle_cpu_byt),
937
	ICPU(0x4c, idle_cpu_cht),
L
Len Brown 已提交
938
	ICPU(0x3a, idle_cpu_ivb),
939
	ICPU(0x3e, idle_cpu_ivt),
L
Len Brown 已提交
940 941 942
	ICPU(0x3c, idle_cpu_hsw),
	ICPU(0x3f, idle_cpu_hsw),
	ICPU(0x45, idle_cpu_hsw),
943
	ICPU(0x46, idle_cpu_hsw),
L
Len Brown 已提交
944 945
	ICPU(0x4d, idle_cpu_avn),
	ICPU(0x3d, idle_cpu_bdw),
946
	ICPU(0x47, idle_cpu_bdw),
L
Len Brown 已提交
947 948
	ICPU(0x4f, idle_cpu_bdw),
	ICPU(0x56, idle_cpu_bdw),
L
Len Brown 已提交
949 950
	ICPU(0x4e, idle_cpu_skl),
	ICPU(0x5e, idle_cpu_skl),
951
	ICPU(0x57, idle_cpu_knl),
952 953 954 955
	{}
};
MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);

956 957 958
/*
 * intel_idle_probe()
 */
959
static int __init intel_idle_probe(void)
960
{
961
	unsigned int eax, ebx, ecx;
962
	const struct x86_cpu_id *id;
963 964 965 966 967 968

	if (max_cstate == 0) {
		pr_debug(PREFIX "disabled\n");
		return -EPERM;
	}

969 970 971 972 973 974
	id = x86_match_cpu(intel_idle_ids);
	if (!id) {
		if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
		    boot_cpu_data.x86 == 6)
			pr_debug(PREFIX "does not run on family %d model %d\n",
				boot_cpu_data.x86, boot_cpu_data.x86_model);
975
		return -ENODEV;
976
	}
977 978 979 980

	if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
		return -ENODEV;

981
	cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
982 983

	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
984 985
	    !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
	    !mwait_substates)
986 987
			return -ENODEV;

988
	pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
989

990 991
	icpu = (const struct idle_cpu *)id->driver_data;
	cpuidle_state_table = icpu->state_table;
992 993 994 995 996 997 998 999 1000

	pr_debug(PREFIX "v" INTEL_IDLE_VERSION
		" model 0x%X\n", boot_cpu_data.x86_model);

	return 0;
}

/*
 * intel_idle_cpuidle_devices_uninit()
1001
 * Unregisters the cpuidle devices.
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
 */
static void intel_idle_cpuidle_devices_uninit(void)
{
	int i;
	struct cpuidle_device *dev;

	for_each_online_cpu(i) {
		dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
		cpuidle_unregister_device(dev);
	}
}
1013 1014

/*
1015
 * ivt_idle_state_table_update(void)
1016
 *
1017
 * Tune IVT multi-socket targets
1018 1019
 * Assumption: num_sockets == (max_package_num + 1)
 */
1020
static void ivt_idle_state_table_update(void)
1021 1022
{
	/* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	int cpu, package_num, num_sockets = 1;

	for_each_online_cpu(cpu) {
		package_num = topology_physical_package_id(cpu);
		if (package_num + 1 > num_sockets) {
			num_sockets = package_num + 1;

			if (num_sockets > 4) {
				cpuidle_state_table = ivt_cstates_8s;
				return;
1033 1034
			}
		}
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	}

	if (num_sockets > 2)
		cpuidle_state_table = ivt_cstates_4s;

	/* else, 1 and 2 socket systems use default ivt_cstates */
}
/*
 * sklh_idle_state_table_update(void)
 *
 * On SKL-H (model 0x5e) disable C8 and C9 if:
 * C10 is enabled and SGX disabled
 */
static void sklh_idle_state_table_update(void)
{
	unsigned long long msr;
	unsigned int eax, ebx, ecx, edx;


	/* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
	if (max_cstate <= 7)
		return;

	/* if PC10 not present in CPUID.MWAIT.EDX */
	if ((mwait_substates & (0xF << 28)) == 0)
		return;

	rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr);

	/* PC10 is not enabled in PKG C-state limit */
	if ((msr & 0xF) != 8)
		return;

	ecx = 0;
	cpuid(7, &eax, &ebx, &ecx, &edx);

	/* if SGX is present */
	if (ebx & (1 << 2)) {
1073

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);

		/* if SGX is enabled */
		if (msr & (1 << 18))
			return;
	}

	skl_cstates[5].disabled = 1;	/* C8-SKL */
	skl_cstates[6].disabled = 1;	/* C9-SKL */
}
/*
 * intel_idle_state_table_update()
 *
 * Update the default state_table for this CPU-id
 */

static void intel_idle_state_table_update(void)
{
	switch (boot_cpu_data.x86_model) {

	case 0x3e: /* IVT */
		ivt_idle_state_table_update();
		break;
	case 0x5e: /* SKL-H */
		sklh_idle_state_table_update();
		break;
1100 1101 1102
	}
}

1103 1104 1105 1106
/*
 * intel_idle_cpuidle_driver_init()
 * allocate, initialize cpuidle_states
 */
1107
static void __init intel_idle_cpuidle_driver_init(void)
1108 1109 1110 1111
{
	int cstate;
	struct cpuidle_driver *drv = &intel_idle_driver;

1112 1113
	intel_idle_state_table_update();

1114 1115
	drv->state_count = 1;

1116
	for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
1117
		int num_substates, mwait_hint, mwait_cstate;
1118

1119 1120
		if ((cpuidle_state_table[cstate].enter == NULL) &&
		    (cpuidle_state_table[cstate].enter_freeze == NULL))
1121 1122 1123
			break;

		if (cstate + 1 > max_cstate) {
1124 1125 1126 1127 1128
			printk(PREFIX "max_cstate %d reached\n",
				max_cstate);
			break;
		}

1129 1130 1131
		mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
		mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);

1132
		/* number of sub-states for this state in CPUID.MWAIT */
1133
		num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
1134
					& MWAIT_SUBSTATE_MASK;
1135

1136 1137
		/* if NO sub-states for this state in CPUID, skip it */
		if (num_substates == 0)
1138 1139
			continue;

1140 1141 1142 1143 1144 1145 1146 1147
		/* if state marked as disabled, skip it */
		if (cpuidle_state_table[cstate].disabled != 0) {
			pr_debug(PREFIX "state %s is disabled",
				cpuidle_state_table[cstate].name);
			continue;
		}


1148
		if (((mwait_cstate + 1) > 2) &&
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
			!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
			mark_tsc_unstable("TSC halts in idle"
					" states deeper than C2");

		drv->states[drv->state_count] =	/* structure copy */
			cpuidle_state_table[cstate];

		drv->state_count += 1;
	}

1159 1160 1161 1162
	if (icpu->byt_auto_demotion_disable_flag) {
		wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
		wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
	}
1163 1164 1165
}


1166
/*
1167
 * intel_idle_cpu_init()
1168
 * allocate, initialize, register cpuidle_devices
1169
 * @cpu: cpu/core to initialize
1170
 */
1171
static int intel_idle_cpu_init(int cpu)
1172 1173 1174
{
	struct cpuidle_device *dev;

1175
	dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
1176

1177
	dev->cpu = cpu;
1178

1179 1180 1181
	if (cpuidle_register_device(dev)) {
		pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
		return -EIO;
1182 1183
	}

1184
	if (icpu->auto_demotion_disable_flags)
1185 1186
		smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);

1187 1188 1189
	if (icpu->disable_promotion_to_c1e)
		smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);

1190 1191 1192 1193 1194
	return 0;
}

static int __init intel_idle_init(void)
{
1195
	int retval, i;
1196

1197 1198 1199 1200
	/* Do not load intel_idle at all for now if idle= is passed */
	if (boot_option_idle_override != IDLE_NO_OVERRIDE)
		return -ENODEV;

1201 1202 1203 1204
	retval = intel_idle_probe();
	if (retval)
		return retval;

1205 1206 1207 1208
	intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
	if (intel_idle_cpuidle_devices == NULL)
		return -ENOMEM;

1209
	intel_idle_cpuidle_driver_init();
1210 1211
	retval = cpuidle_register_driver(&intel_idle_driver);
	if (retval) {
1212
		struct cpuidle_driver *drv = cpuidle_get_driver();
1213
		printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
1214
			drv ? drv->name : "none");
1215
		free_percpu(intel_idle_cpuidle_devices);
1216 1217 1218
		return retval;
	}

1219 1220
	cpu_notifier_register_begin();

1221 1222 1223
	for_each_online_cpu(i) {
		retval = intel_idle_cpu_init(i);
		if (retval) {
1224
			intel_idle_cpuidle_devices_uninit();
1225
			cpu_notifier_register_done();
1226
			cpuidle_unregister_driver(&intel_idle_driver);
1227
			free_percpu(intel_idle_cpuidle_devices);
1228 1229
			return retval;
		}
1230
	}
1231 1232
	__register_cpu_notifier(&cpu_hotplug_notifier);

1233 1234 1235 1236 1237
	if (boot_cpu_has(X86_FEATURE_ARAT))	/* Always Reliable APIC Timer */
		lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
	else
		on_each_cpu(__setup_broadcast_timer, (void *)true, 1);

1238
	cpu_notifier_register_done();
1239

1240 1241 1242
	pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
		lapic_timer_reliable_states);

1243 1244 1245 1246 1247
	return 0;
}

static void __exit intel_idle_exit(void)
{
1248
	cpu_notifier_register_begin();
1249 1250

	if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
S
Shaohua Li 已提交
1251
		on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
1252
	__unregister_cpu_notifier(&cpu_hotplug_notifier);
1253
	intel_idle_cpuidle_devices_uninit();
1254 1255

	cpu_notifier_register_done();
1256 1257

	cpuidle_unregister_driver(&intel_idle_driver);
1258
	free_percpu(intel_idle_cpuidle_devices);
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
}

module_init(intel_idle_init);
module_exit(intel_idle_exit);

module_param(max_cstate, int, 0444);

MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
MODULE_LICENSE("GPL");