dpll3xxx.c 20.4 KB
Newer Older
1 2 3
/*
 * OMAP3/4 - specific DPLL control functions
 *
4 5
 * Copyright (C) 2009-2010 Texas Instruments, Inc.
 * Copyright (C) 2009-2010 Nokia Corporation
6 7
 *
 * Written by Paul Walmsley
8 9 10 11
 * Testing and integration fixes by Jouni Högander
 *
 * 36xx support added by Vishwanath BS, Richard Woodruff, and Nishanth
 * Menon
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * Parts of this code are based on code written by
 * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/device.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/delay.h>
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/bitops.h>
29
#include <linux/clkdev.h>
30

31
#include "clockdomain.h"
32 33 34 35 36 37 38 39
#include "clock.h"

/* CM_AUTOIDLE_PLL*.AUTO_* bit values */
#define DPLL_AUTOIDLE_DISABLE			0x0
#define DPLL_AUTOIDLE_LOW_POWER_STOP		0x1

#define MAX_DPLL_WAIT_TRIES		1000000

40
/* Private functions */
41 42

/* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
43
static void _omap3_dpll_write_clken(struct clk_hw_omap *clk, u8 clken_bits)
44 45 46 47 48 49
{
	const struct dpll_data *dd;
	u32 v;

	dd = clk->dpll_data;

50
	v = omap2_clk_readl(clk, dd->control_reg);
51 52
	v &= ~dd->enable_mask;
	v |= clken_bits << __ffs(dd->enable_mask);
53
	omap2_clk_writel(v, clk, dd->control_reg);
54 55 56
}

/* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
57
static int _omap3_wait_dpll_status(struct clk_hw_omap *clk, u8 state)
58 59 60 61
{
	const struct dpll_data *dd;
	int i = 0;
	int ret = -EINVAL;
62
	const char *clk_name;
63 64

	dd = clk->dpll_data;
65
	clk_name = __clk_get_name(clk->hw.clk);
66 67 68

	state <<= __ffs(dd->idlest_mask);

69 70
	while (((omap2_clk_readl(clk, dd->idlest_reg) & dd->idlest_mask)
		!= state) && i < MAX_DPLL_WAIT_TRIES) {
71 72 73 74 75 76
		i++;
		udelay(1);
	}

	if (i == MAX_DPLL_WAIT_TRIES) {
		printk(KERN_ERR "clock: %s failed transition to '%s'\n",
77
		       clk_name, (state) ? "locked" : "bypassed");
78 79
	} else {
		pr_debug("clock: %s transition to '%s' in %d loops\n",
80
			 clk_name, (state) ? "locked" : "bypassed", i);
81 82 83 84 85 86 87 88

		ret = 0;
	}

	return ret;
}

/* From 3430 TRM ES2 4.7.6.2 */
89
static u16 _omap3_dpll_compute_freqsel(struct clk_hw_omap *clk, u8 n)
90 91 92 93
{
	unsigned long fint;
	u16 f = 0;

94
	fint = __clk_get_rate(clk->dpll_data->clk_ref) / n;
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

	pr_debug("clock: fint is %lu\n", fint);

	if (fint >= 750000 && fint <= 1000000)
		f = 0x3;
	else if (fint > 1000000 && fint <= 1250000)
		f = 0x4;
	else if (fint > 1250000 && fint <= 1500000)
		f = 0x5;
	else if (fint > 1500000 && fint <= 1750000)
		f = 0x6;
	else if (fint > 1750000 && fint <= 2100000)
		f = 0x7;
	else if (fint > 7500000 && fint <= 10000000)
		f = 0xB;
	else if (fint > 10000000 && fint <= 12500000)
		f = 0xC;
	else if (fint > 12500000 && fint <= 15000000)
		f = 0xD;
	else if (fint > 15000000 && fint <= 17500000)
		f = 0xE;
	else if (fint > 17500000 && fint <= 21000000)
		f = 0xF;
	else
		pr_debug("clock: unknown freqsel setting for %d\n", n);

	return f;
}

/*
 * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
 * @clk: pointer to a DPLL struct clk
 *
 * Instructs a non-CORE DPLL to lock.  Waits for the DPLL to report
 * readiness before returning.  Will save and restore the DPLL's
 * autoidle state across the enable, per the CDP code.  If the DPLL
 * locked successfully, return 0; if the DPLL did not lock in the time
 * allotted, or DPLL3 was passed in, return -EINVAL.
 */
134
static int _omap3_noncore_dpll_lock(struct clk_hw_omap *clk)
135
{
136
	const struct dpll_data *dd;
137
	u8 ai;
138 139
	u8 state = 1;
	int r = 0;
140

141
	pr_debug("clock: locking DPLL %s\n", __clk_get_name(clk->hw.clk));
142

143 144 145 146
	dd = clk->dpll_data;
	state <<= __ffs(dd->idlest_mask);

	/* Check if already locked */
147
	if ((omap2_clk_readl(clk, dd->idlest_reg) & dd->idlest_mask) == state)
148 149
		goto done;

150 151
	ai = omap3_dpll_autoidle_read(clk);

152 153
	if (ai)
		omap3_dpll_deny_idle(clk);
154 155 156 157 158 159 160 161

	_omap3_dpll_write_clken(clk, DPLL_LOCKED);

	r = _omap3_wait_dpll_status(clk, 1);

	if (ai)
		omap3_dpll_allow_idle(clk);

162
done:
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	return r;
}

/*
 * _omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
 * @clk: pointer to a DPLL struct clk
 *
 * Instructs a non-CORE DPLL to enter low-power bypass mode.  In
 * bypass mode, the DPLL's rate is set equal to its parent clock's
 * rate.  Waits for the DPLL to report readiness before returning.
 * Will save and restore the DPLL's autoidle state across the enable,
 * per the CDP code.  If the DPLL entered bypass mode successfully,
 * return 0; if the DPLL did not enter bypass in the time allotted, or
 * DPLL3 was passed in, or the DPLL does not support low-power bypass,
 * return -EINVAL.
 */
179
static int _omap3_noncore_dpll_bypass(struct clk_hw_omap *clk)
180 181 182 183 184 185 186 187
{
	int r;
	u8 ai;

	if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
		return -EINVAL;

	pr_debug("clock: configuring DPLL %s for low-power bypass\n",
188
		 __clk_get_name(clk->hw.clk));
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210

	ai = omap3_dpll_autoidle_read(clk);

	_omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);

	r = _omap3_wait_dpll_status(clk, 0);

	if (ai)
		omap3_dpll_allow_idle(clk);

	return r;
}

/*
 * _omap3_noncore_dpll_stop - instruct a DPLL to stop
 * @clk: pointer to a DPLL struct clk
 *
 * Instructs a non-CORE DPLL to enter low-power stop. Will save and
 * restore the DPLL's autoidle state across the stop, per the CDP
 * code.  If DPLL3 was passed in, or the DPLL does not support
 * low-power stop, return -EINVAL; otherwise, return 0.
 */
211
static int _omap3_noncore_dpll_stop(struct clk_hw_omap *clk)
212 213 214 215 216 217
{
	u8 ai;

	if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
		return -EINVAL;

218
	pr_debug("clock: stopping DPLL %s\n", __clk_get_name(clk->hw.clk));
219 220 221 222 223 224 225 226 227 228 229

	ai = omap3_dpll_autoidle_read(clk);

	_omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);

	if (ai)
		omap3_dpll_allow_idle(clk);

	return 0;
}

230
/**
231
 * _lookup_dco - Lookup DCO used by j-type DPLL
232 233 234 235 236 237 238 239 240 241
 * @clk: pointer to a DPLL struct clk
 * @dco: digital control oscillator selector
 * @m: DPLL multiplier to set
 * @n: DPLL divider to set
 *
 * See 36xx TRM section 3.5.3.3.3.2 "Type B DPLL (Low-Jitter)"
 *
 * XXX This code is not needed for 3430/AM35xx; can it be optimized
 * out in non-multi-OMAP builds for those chips?
 */
242
static void _lookup_dco(struct clk_hw_omap *clk, u8 *dco, u16 m, u8 n)
243
{
244
	unsigned long fint, clkinp; /* watch out for overflow */
245

246
	clkinp = __clk_get_rate(__clk_get_parent(clk->hw.clk));
247 248 249 250 251 252
	fint = (clkinp / n) * m;

	if (fint < 1000000000)
		*dco = 2;
	else
		*dco = 4;
253 254 255 256 257 258 259 260 261 262 263 264 265 266
}

/**
 * _lookup_sddiv - Calculate sigma delta divider for j-type DPLL
 * @clk: pointer to a DPLL struct clk
 * @sd_div: target sigma-delta divider
 * @m: DPLL multiplier to set
 * @n: DPLL divider to set
 *
 * See 36xx TRM section 3.5.3.3.3.2 "Type B DPLL (Low-Jitter)"
 *
 * XXX This code is not needed for 3430/AM35xx; can it be optimized
 * out in non-multi-OMAP builds for those chips?
 */
267
static void _lookup_sddiv(struct clk_hw_omap *clk, u8 *sd_div, u16 m, u8 n)
268 269 270 271
{
	unsigned long clkinp, sd; /* watch out for overflow */
	int mod1, mod2;

272
	clkinp = __clk_get_rate(__clk_get_parent(clk->hw.clk));
273

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	/*
	 * target sigma-delta to near 250MHz
	 * sd = ceil[(m/(n+1)) * (clkinp_MHz / 250)]
	 */
	clkinp /= 100000; /* shift from MHz to 10*Hz for 38.4 and 19.2 */
	mod1 = (clkinp * m) % (250 * n);
	sd = (clkinp * m) / (250 * n);
	mod2 = sd % 10;
	sd /= 10;

	if (mod1 || mod2)
		sd++;
	*sd_div = sd;
}

289 290
/*
 * _omap3_noncore_dpll_program - set non-core DPLL M,N values directly
291 292
 * @clk:	struct clk * of DPLL to set
 * @freqsel:	FREQSEL value to set
293
 *
294 295
 * Program the DPLL with the last M, N values calculated, and wait for
 * the DPLL to lock. Returns -EINVAL upon error, or 0 upon success.
296
 */
297
static int omap3_noncore_dpll_program(struct clk_hw_omap *clk, u16 freqsel)
298 299
{
	struct dpll_data *dd = clk->dpll_data;
300
	u8 dco, sd_div;
301 302 303 304 305
	u32 v;

	/* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
	_omap3_noncore_dpll_bypass(clk);

306
	/*
307 308
	 * Set jitter correction. Jitter correction applicable for OMAP343X
	 * only since freqsel field is no longer present on other devices.
309
	 */
310
	if (ti_clk_features.flags & TI_CLK_DPLL_HAS_FREQSEL) {
311
		v = omap2_clk_readl(clk, dd->control_reg);
312 313
		v &= ~dd->freqsel_mask;
		v |= freqsel << __ffs(dd->freqsel_mask);
314
		omap2_clk_writel(v, clk, dd->control_reg);
315 316 317
	}

	/* Set DPLL multiplier, divider */
318
	v = omap2_clk_readl(clk, dd->mult_div1_reg);
319 320 321 322 323 324 325 326 327

	/* Handle Duty Cycle Correction */
	if (dd->dcc_mask) {
		if (dd->last_rounded_rate >= dd->dcc_rate)
			v |= dd->dcc_mask; /* Enable DCC */
		else
			v &= ~dd->dcc_mask; /* Disable DCC */
	}

328
	v &= ~(dd->mult_mask | dd->div1_mask);
329 330
	v |= dd->last_rounded_m << __ffs(dd->mult_mask);
	v |= (dd->last_rounded_n - 1) << __ffs(dd->div1_mask);
331

332 333
	/* Configure dco and sd_div for dplls that have these fields */
	if (dd->dco_mask) {
334
		_lookup_dco(clk, &dco, dd->last_rounded_m, dd->last_rounded_n);
335 336 337 338
		v &= ~(dd->dco_mask);
		v |= dco << __ffs(dd->dco_mask);
	}
	if (dd->sddiv_mask) {
339 340
		_lookup_sddiv(clk, &sd_div, dd->last_rounded_m,
			      dd->last_rounded_n);
341 342
		v &= ~(dd->sddiv_mask);
		v |= sd_div << __ffs(dd->sddiv_mask);
343 344
	}

345
	omap2_clk_writel(v, clk, dd->mult_div1_reg);
346

347 348
	/* Set 4X multiplier and low-power mode */
	if (dd->m4xen_mask || dd->lpmode_mask) {
349
		v = omap2_clk_readl(clk, dd->control_reg);
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364

		if (dd->m4xen_mask) {
			if (dd->last_rounded_m4xen)
				v |= dd->m4xen_mask;
			else
				v &= ~dd->m4xen_mask;
		}

		if (dd->lpmode_mask) {
			if (dd->last_rounded_lpmode)
				v |= dd->lpmode_mask;
			else
				v &= ~dd->lpmode_mask;
		}

365
		omap2_clk_writel(v, clk, dd->control_reg);
366 367
	}

368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
	/* We let the clock framework set the other output dividers later */

	/* REVISIT: Set ramp-up delay? */

	_omap3_noncore_dpll_lock(clk);

	return 0;
}

/* Public functions */

/**
 * omap3_dpll_recalc - recalculate DPLL rate
 * @clk: DPLL struct clk
 *
 * Recalculate and propagate the DPLL rate.
 */
385 386 387
unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate)
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
388

389 390 391 392 393
	return omap2_get_dpll_rate(clk);
}

/* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */

394 395 396 397 398 399 400 401 402 403 404 405 406 407
/**
 * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
 * @clk: pointer to a DPLL struct clk
 *
 * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
 * The choice of modes depends on the DPLL's programmed rate: if it is
 * the same as the DPLL's parent clock, it will enter bypass;
 * otherwise, it will enter lock.  This code will wait for the DPLL to
 * indicate readiness before returning, unless the DPLL takes too long
 * to enter the target state.  Intended to be used as the struct clk's
 * enable function.  If DPLL3 was passed in, or the DPLL does not
 * support low-power stop, or if the DPLL took too long to enter
 * bypass or lock, return -EINVAL; otherwise, return 0.
 */
408 409 410
int omap3_noncore_dpll_enable(struct clk_hw *hw)
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
411 412
	int r;
	struct dpll_data *dd;
413
	struct clk_hw *parent;
414 415 416 417 418

	dd = clk->dpll_data;
	if (!dd)
		return -EINVAL;

419 420 421 422 423 424 425 426 427 428 429
	if (clk->clkdm) {
		r = clkdm_clk_enable(clk->clkdm, hw->clk);
		if (r) {
			WARN(1,
			     "%s: could not enable %s's clockdomain %s: %d\n",
			     __func__, __clk_get_name(hw->clk),
			     clk->clkdm->name, r);
			return r;
		}
	}

430
	parent = __clk_get_hw(__clk_get_parent(hw->clk));
431 432

	if (__clk_get_rate(hw->clk) == __clk_get_rate(dd->clk_bypass)) {
433
		WARN_ON(parent != __clk_get_hw(dd->clk_bypass));
434 435
		r = _omap3_noncore_dpll_bypass(clk);
	} else {
436
		WARN_ON(parent != __clk_get_hw(dd->clk_ref));
437 438
		r = _omap3_noncore_dpll_lock(clk);
	}
439

440 441 442 443 444 445 446 447 448 449
	return r;
}

/**
 * omap3_noncore_dpll_disable - instruct a DPLL to enter low-power stop
 * @clk: pointer to a DPLL struct clk
 *
 * Instructs a non-CORE DPLL to enter low-power stop.  This function is
 * intended for use in struct clkops.  No return value.
 */
450 451 452 453 454 455 456
void omap3_noncore_dpll_disable(struct clk_hw *hw)
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);

	_omap3_noncore_dpll_stop(clk);
	if (clk->clkdm)
		clkdm_clk_disable(clk->clkdm, hw->clk);
457 458 459 460 461
}


/* Non-CORE DPLL rate set code */

462 463 464
/**
 * omap3_noncore_dpll_determine_rate - determine rate for a DPLL
 * @hw: pointer to the clock to determine rate for
465
 * @req: target rate request
466 467 468 469
 *
 * Determines which DPLL mode to use for reaching a desired target rate.
 * Checks whether the DPLL shall be in bypass or locked mode, and if
 * locked, calculates the M,N values for the DPLL via round-rate.
470
 * Returns a 0 on success, negative error value in failure.
471
 */
472 473
int omap3_noncore_dpll_determine_rate(struct clk_hw *hw,
				      struct clk_rate_request *req)
474 475 476 477
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
	struct dpll_data *dd;

478
	if (!req->rate)
479 480 481 482 483 484
		return -EINVAL;

	dd = clk->dpll_data;
	if (!dd)
		return -EINVAL;

485
	if (__clk_get_rate(dd->clk_bypass) == req->rate &&
486
	    (dd->modes & (1 << DPLL_LOW_POWER_BYPASS))) {
487
		req->best_parent_hw = __clk_get_hw(dd->clk_bypass);
488
	} else {
489 490 491
		req->rate = omap2_dpll_round_rate(hw, req->rate,
					  &req->best_parent_rate);
		req->best_parent_hw = __clk_get_hw(dd->clk_ref);
492 493
	}

494
	req->best_parent_rate = req->rate;
495

496
	return 0;
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
}

/**
 * omap3_noncore_dpll_set_parent - set parent for a DPLL clock
 * @hw: pointer to the clock to set parent for
 * @index: parent index to select
 *
 * Sets parent for a DPLL clock. This sets the DPLL into bypass or
 * locked mode. Returns 0 with success, negative error value otherwise.
 */
int omap3_noncore_dpll_set_parent(struct clk_hw *hw, u8 index)
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
	int ret;

	if (!hw)
		return -EINVAL;

	if (index)
		ret = _omap3_noncore_dpll_bypass(clk);
	else
		ret = _omap3_noncore_dpll_lock(clk);

	return ret;
}

/**
524
 * omap3_noncore_dpll_set_rate - set rate for a DPLL clock
525 526 527 528 529 530 531 532 533
 * @hw: pointer to the clock to set parent for
 * @rate: target rate for the clock
 * @parent_rate: rate of the parent clock
 *
 * Sets rate for a DPLL clock. First checks if the clock parent is
 * reference clock (in bypass mode, the rate of the clock can't be
 * changed) and proceeds with the rate change operation. Returns 0
 * with success, negative error value otherwise.
 */
534 535
int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
				unsigned long parent_rate)
536 537 538 539 540 541 542 543 544 545 546 547 548
{
	struct clk_hw_omap *clk = to_clk_hw_omap(hw);
	struct dpll_data *dd;
	u16 freqsel = 0;
	int ret;

	if (!hw || !rate)
		return -EINVAL;

	dd = clk->dpll_data;
	if (!dd)
		return -EINVAL;

549 550
	if (__clk_get_hw(__clk_get_parent(hw->clk)) !=
	    __clk_get_hw(dd->clk_ref))
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
		return -EINVAL;

	if (dd->last_rounded_rate == 0)
		return -EINVAL;

	/* Freqsel is available only on OMAP343X devices */
	if (ti_clk_features.flags & TI_CLK_DPLL_HAS_FREQSEL) {
		freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
		WARN_ON(!freqsel);
	}

	pr_debug("%s: %s: set rate: locking rate to %lu.\n", __func__,
		 __clk_get_name(hw->clk), rate);

	ret = omap3_noncore_dpll_program(clk, freqsel);

	return ret;
}

/**
 * omap3_noncore_dpll_set_rate_and_parent - set rate and parent for a DPLL clock
 * @hw: pointer to the clock to set rate and parent for
 * @rate: target rate for the DPLL
 * @parent_rate: clock rate of the DPLL parent
 * @index: new parent index for the DPLL, 0 - reference, 1 - bypass
 *
 * Sets rate and parent for a DPLL clock. If new parent is the bypass
 * clock, only selects the parent. Otherwise proceeds with a rate
 * change, as this will effectively also change the parent as the
 * DPLL is put into locked mode. Returns 0 with success, negative error
 * value otherwise.
 */
int omap3_noncore_dpll_set_rate_and_parent(struct clk_hw *hw,
					   unsigned long rate,
					   unsigned long parent_rate,
					   u8 index)
{
	int ret;

	if (!hw || !rate)
		return -EINVAL;

	/*
	 * clk-ref at index[0], in which case we only need to set rate,
	 * the parent will be changed automatically with the lock sequence.
	 * With clk-bypass case we only need to change parent.
	 */
	if (index)
		ret = omap3_noncore_dpll_set_parent(hw, index);
	else
601
		ret = omap3_noncore_dpll_set_rate(hw, rate, parent_rate);
602 603 604 605

	return ret;
}

606 607 608 609 610 611 612 613 614 615
/* DPLL autoidle read/set code */

/**
 * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
 * @clk: struct clk * of the DPLL to read
 *
 * Return the DPLL's autoidle bits, shifted down to bit 0.  Returns
 * -EINVAL if passed a null pointer or if the struct clk does not
 * appear to refer to a DPLL.
 */
616
u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk)
617 618 619 620 621 622 623 624 625
{
	const struct dpll_data *dd;
	u32 v;

	if (!clk || !clk->dpll_data)
		return -EINVAL;

	dd = clk->dpll_data;

626 627 628
	if (!dd->autoidle_reg)
		return -EINVAL;

629
	v = omap2_clk_readl(clk, dd->autoidle_reg);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	v &= dd->autoidle_mask;
	v >>= __ffs(dd->autoidle_mask);

	return v;
}

/**
 * omap3_dpll_allow_idle - enable DPLL autoidle bits
 * @clk: struct clk * of the DPLL to operate on
 *
 * Enable DPLL automatic idle control.  This automatic idle mode
 * switching takes effect only when the DPLL is locked, at least on
 * OMAP3430.  The DPLL will enter low-power stop when its downstream
 * clocks are gated.  No return value.
 */
645
void omap3_dpll_allow_idle(struct clk_hw_omap *clk)
646 647 648 649 650 651 652 653 654
{
	const struct dpll_data *dd;
	u32 v;

	if (!clk || !clk->dpll_data)
		return;

	dd = clk->dpll_data;

655
	if (!dd->autoidle_reg)
656 657
		return;

658 659 660 661 662
	/*
	 * REVISIT: CORE DPLL can optionally enter low-power bypass
	 * by writing 0x5 instead of 0x1.  Add some mechanism to
	 * optionally enter this mode.
	 */
663
	v = omap2_clk_readl(clk, dd->autoidle_reg);
664 665
	v &= ~dd->autoidle_mask;
	v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
666
	omap2_clk_writel(v, clk, dd->autoidle_reg);
667

668 669 670 671 672 673 674 675
}

/**
 * omap3_dpll_deny_idle - prevent DPLL from automatically idling
 * @clk: struct clk * of the DPLL to operate on
 *
 * Disable DPLL automatic idle control.  No return value.
 */
676
void omap3_dpll_deny_idle(struct clk_hw_omap *clk)
677 678 679 680 681 682 683 684 685
{
	const struct dpll_data *dd;
	u32 v;

	if (!clk || !clk->dpll_data)
		return;

	dd = clk->dpll_data;

686
	if (!dd->autoidle_reg)
687 688
		return;

689
	v = omap2_clk_readl(clk, dd->autoidle_reg);
690 691
	v &= ~dd->autoidle_mask;
	v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
692
	omap2_clk_writel(v, clk, dd->autoidle_reg);
693 694 695 696 697

}

/* Clock control for DPLL outputs */

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
/* Find the parent DPLL for the given clkoutx2 clock */
static struct clk_hw_omap *omap3_find_clkoutx2_dpll(struct clk_hw *hw)
{
	struct clk_hw_omap *pclk = NULL;
	struct clk *parent;

	/* Walk up the parents of clk, looking for a DPLL */
	do {
		do {
			parent = __clk_get_parent(hw->clk);
			hw = __clk_get_hw(parent);
		} while (hw && (__clk_get_flags(hw->clk) & CLK_IS_BASIC));
		if (!hw)
			break;
		pclk = to_clk_hw_omap(hw);
	} while (pclk && !pclk->dpll_data);

	/* clk does not have a DPLL as a parent?  error in the clock data */
	if (!pclk) {
		WARN_ON(1);
		return NULL;
	}

	return pclk;
}

724 725 726 727 728 729 730
/**
 * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
 * @clk: DPLL output struct clk
 *
 * Using parent clock DPLL data, look up DPLL state.  If locked, set our
 * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
 */
731 732 733 734 735 736 737 738
unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
				    unsigned long parent_rate)
{
	const struct dpll_data *dd;
	unsigned long rate;
	u32 v;
	struct clk_hw_omap *pclk = NULL;

739 740 741
	if (!parent_rate)
		return 0;

742
	pclk = omap3_find_clkoutx2_dpll(hw);
743

744
	if (!pclk)
745
		return 0;
746 747 748 749 750

	dd = pclk->dpll_data;

	WARN_ON(!dd->enable_mask);

751
	v = omap2_clk_readl(pclk, dd->control_reg) & dd->enable_mask;
752
	v >>= __ffs(dd->enable_mask);
753
	if ((v != OMAP3XXX_EN_DPLL_LOCKED) || (dd->flags & DPLL_J_TYPE))
754
		rate = parent_rate;
755
	else
756
		rate = parent_rate * 2;
757 758
	return rate;
}
759

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
int omap3_clkoutx2_set_rate(struct clk_hw *hw, unsigned long rate,
					unsigned long parent_rate)
{
	return 0;
}

long omap3_clkoutx2_round_rate(struct clk_hw *hw, unsigned long rate,
		unsigned long *prate)
{
	const struct dpll_data *dd;
	u32 v;
	struct clk_hw_omap *pclk = NULL;

	if (!*prate)
		return 0;

	pclk = omap3_find_clkoutx2_dpll(hw);

	if (!pclk)
		return 0;

	dd = pclk->dpll_data;

	/* TYPE J does not have a clkoutx2 */
	if (dd->flags & DPLL_J_TYPE) {
		*prate = __clk_round_rate(__clk_get_parent(pclk->hw.clk), rate);
		return *prate;
	}

	WARN_ON(!dd->enable_mask);

	v = omap2_clk_readl(pclk, dd->control_reg) & dd->enable_mask;
	v >>= __ffs(dd->enable_mask);

	/* If in bypass, the rate is fixed to the bypass rate*/
	if (v != OMAP3XXX_EN_DPLL_LOCKED)
		return *prate;

	if (__clk_get_flags(hw->clk) & CLK_SET_RATE_PARENT) {
		unsigned long best_parent;

		best_parent = (rate / 2);
		*prate = __clk_round_rate(__clk_get_parent(hw->clk),
				best_parent);
	}

	return *prate * 2;
}

809
/* OMAP3/4 non-CORE DPLL clkops */
810 811 812 813
const struct clk_hw_omap_ops clkhwops_omap3_dpll = {
	.allow_idle	= omap3_dpll_allow_idle,
	.deny_idle	= omap3_dpll_deny_idle,
};