cpu.c 5.2 KB
Newer Older
1
/* linux/arch/arm/mach-exynos4/cpu.c
2
 *
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/sched.h>
#include <linux/sysdev.h>

#include <asm/mach/map.h>
#include <asm/mach/irq.h>

#include <asm/proc-fns.h>
18
#include <asm/hardware/cache-l2x0.h>
19 20 21

#include <plat/cpu.h>
#include <plat/clock.h>
22
#include <plat/exynos4.h>
H
Hyuk Lee 已提交
23
#include <plat/sdhci.h>
24 25
#include <plat/devs.h>
#include <plat/fimc-core.h>
26 27 28 29 30 31 32 33

#include <mach/regs-irq.h>

extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
			 unsigned int irq_start);
extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);

/* Initial IO mappings */
34
static struct map_desc exynos4_iodesc[] __initdata = {
35
	{
36 37 38 39 40
		.virtual	= (unsigned long)S5P_VA_SYSTIMER,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
		.length		= SZ_4K,
		.type	 	= MT_DEVICE,
	}, {
41
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
42
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM),
43 44 45 46
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_CMU,
47
		.pfn		= __phys_to_pfn(EXYNOS4_PA_CMU),
48
		.length		= SZ_128K,
49
		.type		= MT_DEVICE,
50 51
	}, {
		.virtual	= (unsigned long)S5P_VA_PMU,
52
		.pfn		= __phys_to_pfn(EXYNOS4_PA_PMU),
53 54
		.length		= SZ_64K,
		.type		= MT_DEVICE,
55 56
	}, {
		.virtual	= (unsigned long)S5P_VA_COMBINER_BASE,
57
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COMBINER),
58 59
		.length		= SZ_4K,
		.type		= MT_DEVICE,
60 61
	}, {
		.virtual	= (unsigned long)S5P_VA_COREPERI_BASE,
62
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COREPERI),
63 64
		.length		= SZ_8K,
		.type		= MT_DEVICE,
65 66
	}, {
		.virtual	= (unsigned long)S5P_VA_L2CC,
67
		.pfn		= __phys_to_pfn(EXYNOS4_PA_L2CC),
68 69
		.length		= SZ_4K,
		.type		= MT_DEVICE,
70
	}, {
71
		.virtual	= (unsigned long)S5P_VA_GPIO1,
72
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO1),
73 74
		.length		= SZ_4K,
		.type		= MT_DEVICE,
75 76
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO2,
77
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO2),
78 79 80 81
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO3,
82
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO3),
83 84
		.length		= SZ_256,
		.type		= MT_DEVICE,
85 86
	}, {
		.virtual	= (unsigned long)S5P_VA_DMC0,
87
		.pfn		= __phys_to_pfn(EXYNOS4_PA_DMC0),
88 89
		.length		= SZ_4K,
		.type		= MT_DEVICE,
90
	}, {
91 92 93
		.virtual	= (unsigned long)S3C_VA_UART,
		.pfn		= __phys_to_pfn(S3C_PA_UART),
		.length		= SZ_512K,
94
		.type		= MT_DEVICE,
D
Daein Moon 已提交
95 96
	}, {
		.virtual	= (unsigned long)S5P_VA_SROMC,
97
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SROMC),
D
Daein Moon 已提交
98 99
		.length		= SZ_4K,
		.type		= MT_DEVICE,
100
	}, {
101
		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
102 103 104 105
		.pfn		= __phys_to_pfn(EXYNOS4_PA_HSPHY),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}
106 107
};

108
static void exynos4_idle(void)
109 110 111 112 113 114 115
{
	if (!need_resched())
		cpu_do_idle();

	local_irq_enable();
}

116 117
/*
 * exynos4_map_io
118 119
 *
 * register the standard cpu IO areas
120 121
 */
void __init exynos4_map_io(void)
122
{
123
	iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
H
Hyuk Lee 已提交
124 125

	/* initialize device information early */
126 127 128 129
	exynos4_default_sdhci0();
	exynos4_default_sdhci1();
	exynos4_default_sdhci2();
	exynos4_default_sdhci3();
130 131 132 133 134

	s3c_fimc_setname(0, "exynos4-fimc");
	s3c_fimc_setname(1, "exynos4-fimc");
	s3c_fimc_setname(2, "exynos4-fimc");
	s3c_fimc_setname(3, "exynos4-fimc");
135 136
}

137
void __init exynos4_init_clocks(int xtal)
138 139 140 141 142
{
	printk(KERN_DEBUG "%s: initializing clocks\n", __func__);

	s3c24xx_register_baseclocks(xtal);
	s5p_register_clocks(xtal);
143 144
	exynos4_register_clocks();
	exynos4_setup_clocks();
145 146
}

147
void __init exynos4_init_irq(void)
148 149 150
{
	int irq;

151
	gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
152 153

	for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
154 155 156 157 158 159 160 161 162

		/*
		 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
		 * connected to the interrupt combiner. These irqs
		 * should be initialized to support cascade interrupt.
		 */
		if ((irq >= 40) && !(irq == 51) && !(irq == 53))
			continue;

163 164 165 166 167 168
		combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
				COMBINER_IRQ(irq, 0));
		combiner_cascade_irq(irq, IRQ_SPI(irq));
	}

	/* The parameters of s5p_init_irq() are for VIC init.
169
	 * Theses parameters should be NULL and 0 because EXYNOS4
170 171 172 173 174
	 * uses GIC instead of VIC.
	 */
	s5p_init_irq(NULL, 0);
}

175 176
struct sysdev_class exynos4_sysclass = {
	.name	= "exynos4-core",
177 178
};

179 180
static struct sys_device exynos4_sysdev = {
	.cls	= &exynos4_sysclass,
181 182
};

183
static int __init exynos4_core_init(void)
184
{
185
	return sysdev_class_register(&exynos4_sysclass);
186 187
}

188
core_initcall(exynos4_core_init);
189

190
#ifdef CONFIG_CACHE_L2X0
191
static int __init exynos4_l2x0_cache_init(void)
192 193 194 195 196 197 198 199 200 201 202 203
{
	/* TAG, Data Latency Control: 2cycle */
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);

	/* L2X0 Prefetch Control */
	__raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);

	/* L2X0 Power Control */
	__raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
		     S5P_VA_L2CC + L2X0_POWER_CTRL);

204
	l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
205 206 207 208

	return 0;
}

209
early_initcall(exynos4_l2x0_cache_init);
210 211
#endif

212
int __init exynos4_init(void)
213
{
214
	printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
215 216

	/* set idle function */
217
	pm_idle = exynos4_idle;
218

219
	return sysdev_register(&exynos4_sysdev);
220
}