pinctrl-iproc-gpio.c 19.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright (C) 2014-2015 Broadcom Corporation
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
 * kind, whether express or implied; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
13 14
 * This file contains the Broadcom Iproc GPIO driver that supports 3
 * GPIO controllers on Iproc including the ASIU GPIO controller, the
15 16 17 18
 * chipCommonG GPIO controller, and the always-on GPIO controller. Basic
 * PINCONF such as bias pull up/down, and drive strength are also supported
 * in this driver.
 *
19 20 21 22
 * It provides the functionality where pins from the GPIO can be
 * individually muxed to GPIO function, if individual pad
 * configuration is supported, through the interaction with respective
 * SoCs IOMUX controller.
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/gpio.h>
#include <linux/ioport.h>
#include <linux/of_device.h>
#include <linux/of_irq.h>
#include <linux/pinctrl/pinctrl.h>
#include <linux/pinctrl/pinconf.h>
#include <linux/pinctrl/pinconf-generic.h>

#include "../pinctrl-utils.h"

39 40 41 42 43 44 45 46 47 48 49 50
#define IPROC_GPIO_DATA_IN_OFFSET   0x00
#define IPROC_GPIO_DATA_OUT_OFFSET  0x04
#define IPROC_GPIO_OUT_EN_OFFSET    0x08
#define IPROC_GPIO_INT_TYPE_OFFSET  0x0c
#define IPROC_GPIO_INT_DE_OFFSET    0x10
#define IPROC_GPIO_INT_EDGE_OFFSET  0x14
#define IPROC_GPIO_INT_MSK_OFFSET   0x18
#define IPROC_GPIO_INT_STAT_OFFSET  0x1c
#define IPROC_GPIO_INT_MSTAT_OFFSET 0x20
#define IPROC_GPIO_INT_CLR_OFFSET   0x24
#define IPROC_GPIO_PAD_RES_OFFSET   0x34
#define IPROC_GPIO_RES_EN_OFFSET    0x38
51 52

/* drive strength control for ASIU GPIO */
53
#define IPROC_GPIO_ASIU_DRV0_CTRL_OFFSET 0x58
54 55

/* drive strength control for CCM/CRMU (AON) GPIO */
56
#define IPROC_GPIO_DRV0_CTRL_OFFSET  0x00
57 58 59 60 61

#define GPIO_BANK_SIZE 0x200
#define NGPIOS_PER_BANK 32
#define GPIO_BANK(pin) ((pin) / NGPIOS_PER_BANK)

62 63
#define IPROC_GPIO_REG(pin, reg) (GPIO_BANK(pin) * GPIO_BANK_SIZE + (reg))
#define IPROC_GPIO_SHIFT(pin) ((pin) % NGPIOS_PER_BANK)
64 65 66 67 68 69

#define GPIO_DRV_STRENGTH_BIT_SHIFT  20
#define GPIO_DRV_STRENGTH_BITS       3
#define GPIO_DRV_STRENGTH_BIT_MASK   ((1 << GPIO_DRV_STRENGTH_BITS) - 1)

/*
70
 * Iproc GPIO core
71 72
 *
 * @dev: pointer to device
73 74
 * @base: I/O register base for Iproc GPIO controller
 * @io_ctrl: I/O register base for certain type of Iproc GPIO controller that
75 76 77 78 79 80 81 82 83
 * has the PINCONF support implemented outside of the GPIO block
 * @lock: lock to protect access to I/O registers
 * @gc: GPIO chip
 * @num_banks: number of GPIO banks, each bank supports up to 32 GPIOs
 * @pinmux_is_supported: flag to indicate this GPIO controller contains pins
 * that can be individually muxed to GPIO
 * @pctl: pointer to pinctrl_dev
 * @pctldesc: pinctrl descriptor
 */
84
struct iproc_gpio {
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
	struct device *dev;

	void __iomem *base;
	void __iomem *io_ctrl;

	spinlock_t lock;

	struct gpio_chip gc;
	unsigned num_banks;

	bool pinmux_is_supported;

	struct pinctrl_dev *pctl;
	struct pinctrl_desc pctldesc;
};

101
static inline struct iproc_gpio *to_iproc_gpio(struct gpio_chip *gc)
102
{
103
	return container_of(gc, struct iproc_gpio, gc);
104 105 106 107 108
}

/*
 * Mapping from PINCONF pins to GPIO pins is 1-to-1
 */
109
static inline unsigned iproc_pin_to_gpio(unsigned pin)
110 111 112 113 114
{
	return pin;
}

/**
115 116
 *  iproc_set_bit - set or clear one bit (corresponding to the GPIO pin) in a
 *  Iproc GPIO register
117
 *
118
 *  @iproc_gpio: Iproc GPIO device
119 120 121 122
 *  @reg: register offset
 *  @gpio: GPIO pin
 *  @set: set or clear
 */
123
static inline void iproc_set_bit(struct iproc_gpio *chip, unsigned int reg,
124 125
				  unsigned gpio, bool set)
{
126 127
	unsigned int offset = IPROC_GPIO_REG(gpio, reg);
	unsigned int shift = IPROC_GPIO_SHIFT(gpio);
128 129 130 131 132 133 134 135 136 137
	u32 val;

	val = readl(chip->base + offset);
	if (set)
		val |= BIT(shift);
	else
		val &= ~BIT(shift);
	writel(val, chip->base + offset);
}

138
static inline bool iproc_get_bit(struct iproc_gpio *chip, unsigned int reg,
139 140
				  unsigned gpio)
{
141 142
	unsigned int offset = IPROC_GPIO_REG(gpio, reg);
	unsigned int shift = IPROC_GPIO_SHIFT(gpio);
143 144 145 146

	return !!(readl(chip->base + offset) & BIT(shift));
}

147
static void iproc_gpio_irq_handler(struct irq_desc *desc)
148 149
{
	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
150
	struct iproc_gpio *chip = to_iproc_gpio(gc);
151 152 153 154 155 156 157 158
	struct irq_chip *irq_chip = irq_desc_get_chip(desc);
	int i, bit;

	chained_irq_enter(irq_chip, desc);

	/* go through the entire GPIO banks and handle all interrupts */
	for (i = 0; i < chip->num_banks; i++) {
		unsigned long val = readl(chip->base + (i * GPIO_BANK_SIZE) +
159
					  IPROC_GPIO_INT_MSTAT_OFFSET);
160 161 162 163 164 165 166 167 168 169

		for_each_set_bit(bit, &val, NGPIOS_PER_BANK) {
			unsigned pin = NGPIOS_PER_BANK * i + bit;
			int child_irq = irq_find_mapping(gc->irqdomain, pin);

			/*
			 * Clear the interrupt before invoking the
			 * handler, so we do not leave any window
			 */
			writel(BIT(bit), chip->base + (i * GPIO_BANK_SIZE) +
170
			       IPROC_GPIO_INT_CLR_OFFSET);
171 172 173 174 175 176 177 178 179

			generic_handle_irq(child_irq);
		}
	}

	chained_irq_exit(irq_chip, desc);
}


180
static void iproc_gpio_irq_ack(struct irq_data *d)
181 182
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
183
	struct iproc_gpio *chip = to_iproc_gpio(gc);
184
	unsigned gpio = d->hwirq;
185 186 187
	unsigned int offset = IPROC_GPIO_REG(gpio,
			IPROC_GPIO_INT_CLR_OFFSET);
	unsigned int shift = IPROC_GPIO_SHIFT(gpio);
188 189 190 191 192 193
	u32 val = BIT(shift);

	writel(val, chip->base + offset);
}

/**
194
 *  iproc_gpio_irq_set_mask - mask/unmask a GPIO interrupt
195 196 197 198
 *
 *  @d: IRQ chip data
 *  @unmask: mask/unmask GPIO interrupt
 */
199
static void iproc_gpio_irq_set_mask(struct irq_data *d, bool unmask)
200 201
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
202
	struct iproc_gpio *chip = to_iproc_gpio(gc);
203 204
	unsigned gpio = d->hwirq;

205
	iproc_set_bit(chip, IPROC_GPIO_INT_MSK_OFFSET, gpio, unmask);
206 207
}

208
static void iproc_gpio_irq_mask(struct irq_data *d)
209 210
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
211
	struct iproc_gpio *chip = to_iproc_gpio(gc);
212 213 214
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
215
	iproc_gpio_irq_set_mask(d, false);
216 217 218
	spin_unlock_irqrestore(&chip->lock, flags);
}

219
static void iproc_gpio_irq_unmask(struct irq_data *d)
220 221
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
222
	struct iproc_gpio *chip = to_iproc_gpio(gc);
223 224 225
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
226
	iproc_gpio_irq_set_mask(d, true);
227 228 229
	spin_unlock_irqrestore(&chip->lock, flags);
}

230
static int iproc_gpio_irq_set_type(struct irq_data *d, unsigned int type)
231 232
{
	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
233
	struct iproc_gpio *chip = to_iproc_gpio(gc);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
	unsigned gpio = d->hwirq;
	bool level_triggered = false;
	bool dual_edge = false;
	bool rising_or_high = false;
	unsigned long flags;

	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_RISING:
		rising_or_high = true;
		break;

	case IRQ_TYPE_EDGE_FALLING:
		break;

	case IRQ_TYPE_EDGE_BOTH:
		dual_edge = true;
		break;

	case IRQ_TYPE_LEVEL_HIGH:
		level_triggered = true;
		rising_or_high = true;
		break;

	case IRQ_TYPE_LEVEL_LOW:
		level_triggered = true;
		break;

	default:
		dev_err(chip->dev, "invalid GPIO IRQ type 0x%x\n",
			type);
		return -EINVAL;
	}

	spin_lock_irqsave(&chip->lock, flags);
268
	iproc_set_bit(chip, IPROC_GPIO_INT_TYPE_OFFSET, gpio,
269
		       level_triggered);
270 271
	iproc_set_bit(chip, IPROC_GPIO_INT_DE_OFFSET, gpio, dual_edge);
	iproc_set_bit(chip, IPROC_GPIO_INT_EDGE_OFFSET, gpio,
272 273 274 275 276 277 278 279 280 281
		       rising_or_high);
	spin_unlock_irqrestore(&chip->lock, flags);

	dev_dbg(chip->dev,
		"gpio:%u level_triggered:%d dual_edge:%d rising_or_high:%d\n",
		gpio, level_triggered, dual_edge, rising_or_high);

	return 0;
}

282 283 284 285 286 287
static struct irq_chip iproc_gpio_irq_chip = {
	.name = "bcm-iproc-gpio",
	.irq_ack = iproc_gpio_irq_ack,
	.irq_mask = iproc_gpio_irq_mask,
	.irq_unmask = iproc_gpio_irq_unmask,
	.irq_set_type = iproc_gpio_irq_set_type,
288 289 290
};

/*
291
 * Request the Iproc IOMUX pinmux controller to mux individual pins to GPIO
292
 */
293
static int iproc_gpio_request(struct gpio_chip *gc, unsigned offset)
294
{
295
	struct iproc_gpio *chip = to_iproc_gpio(gc);
296 297
	unsigned gpio = gc->base + offset;

298
	/* not all Iproc GPIO pins can be muxed individually */
299 300 301 302 303 304
	if (!chip->pinmux_is_supported)
		return 0;

	return pinctrl_request_gpio(gpio);
}

305
static void iproc_gpio_free(struct gpio_chip *gc, unsigned offset)
306
{
307
	struct iproc_gpio *chip = to_iproc_gpio(gc);
308 309 310 311 312 313 314 315
	unsigned gpio = gc->base + offset;

	if (!chip->pinmux_is_supported)
		return;

	pinctrl_free_gpio(gpio);
}

316
static int iproc_gpio_direction_input(struct gpio_chip *gc, unsigned gpio)
317
{
318
	struct iproc_gpio *chip = to_iproc_gpio(gc);
319 320 321
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
322
	iproc_set_bit(chip, IPROC_GPIO_OUT_EN_OFFSET, gpio, false);
323 324 325 326 327 328 329
	spin_unlock_irqrestore(&chip->lock, flags);

	dev_dbg(chip->dev, "gpio:%u set input\n", gpio);

	return 0;
}

330
static int iproc_gpio_direction_output(struct gpio_chip *gc, unsigned gpio,
331 332
					int val)
{
333
	struct iproc_gpio *chip = to_iproc_gpio(gc);
334 335 336
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
337 338
	iproc_set_bit(chip, IPROC_GPIO_OUT_EN_OFFSET, gpio, true);
	iproc_set_bit(chip, IPROC_GPIO_DATA_OUT_OFFSET, gpio, !!(val));
339 340 341 342 343 344 345
	spin_unlock_irqrestore(&chip->lock, flags);

	dev_dbg(chip->dev, "gpio:%u set output, value:%d\n", gpio, val);

	return 0;
}

346
static void iproc_gpio_set(struct gpio_chip *gc, unsigned gpio, int val)
347
{
348
	struct iproc_gpio *chip = to_iproc_gpio(gc);
349 350 351
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
352
	iproc_set_bit(chip, IPROC_GPIO_DATA_OUT_OFFSET, gpio, !!(val));
353 354 355 356 357
	spin_unlock_irqrestore(&chip->lock, flags);

	dev_dbg(chip->dev, "gpio:%u set, value:%d\n", gpio, val);
}

358
static int iproc_gpio_get(struct gpio_chip *gc, unsigned gpio)
359
{
360 361 362 363
	struct iproc_gpio *chip = to_iproc_gpio(gc);
	unsigned int offset = IPROC_GPIO_REG(gpio,
					      IPROC_GPIO_DATA_IN_OFFSET);
	unsigned int shift = IPROC_GPIO_SHIFT(gpio);
364 365 366 367

	return !!(readl(chip->base + offset) & BIT(shift));
}

368
static int iproc_get_groups_count(struct pinctrl_dev *pctldev)
369 370 371 372 373 374 375 376
{
	return 1;
}

/*
 * Only one group: "gpio_grp", since this local pinctrl device only performs
 * GPIO specific PINCONF configurations
 */
377
static const char *iproc_get_group_name(struct pinctrl_dev *pctldev,
378 379 380 381 382
					 unsigned selector)
{
	return "gpio_grp";
}

383 384 385
static const struct pinctrl_ops iproc_pctrl_ops = {
	.get_groups_count = iproc_get_groups_count,
	.get_group_name = iproc_get_group_name,
386 387 388 389
	.dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
	.dt_free_map = pinctrl_utils_dt_free_map,
};

390
static int iproc_gpio_set_pull(struct iproc_gpio *chip, unsigned gpio,
391 392 393 394 395 396 397
				bool disable, bool pull_up)
{
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);

	if (disable) {
398
		iproc_set_bit(chip, IPROC_GPIO_RES_EN_OFFSET, gpio, false);
399
	} else {
400
		iproc_set_bit(chip, IPROC_GPIO_PAD_RES_OFFSET, gpio,
401
			       pull_up);
402
		iproc_set_bit(chip, IPROC_GPIO_RES_EN_OFFSET, gpio, true);
403 404 405 406 407 408 409 410 411
	}

	spin_unlock_irqrestore(&chip->lock, flags);

	dev_dbg(chip->dev, "gpio:%u set pullup:%d\n", gpio, pull_up);

	return 0;
}

412
static void iproc_gpio_get_pull(struct iproc_gpio *chip, unsigned gpio,
413 414 415 416 417
				 bool *disable, bool *pull_up)
{
	unsigned long flags;

	spin_lock_irqsave(&chip->lock, flags);
418 419
	*disable = !iproc_get_bit(chip, IPROC_GPIO_RES_EN_OFFSET, gpio);
	*pull_up = iproc_get_bit(chip, IPROC_GPIO_PAD_RES_OFFSET, gpio);
420 421 422
	spin_unlock_irqrestore(&chip->lock, flags);
}

423
static int iproc_gpio_set_strength(struct iproc_gpio *chip, unsigned gpio,
424 425 426 427 428 429 430 431 432 433 434 435 436
				    unsigned strength)
{
	void __iomem *base;
	unsigned int i, offset, shift;
	u32 val;
	unsigned long flags;

	/* make sure drive strength is supported */
	if (strength < 2 ||  strength > 16 || (strength % 2))
		return -ENOTSUPP;

	if (chip->io_ctrl) {
		base = chip->io_ctrl;
437
		offset = IPROC_GPIO_DRV0_CTRL_OFFSET;
438 439
	} else {
		base = chip->base;
440 441
		offset = IPROC_GPIO_REG(gpio,
					 IPROC_GPIO_ASIU_DRV0_CTRL_OFFSET);
442 443
	}

444
	shift = IPROC_GPIO_SHIFT(gpio);
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462

	dev_dbg(chip->dev, "gpio:%u set drive strength:%d mA\n", gpio,
		strength);

	spin_lock_irqsave(&chip->lock, flags);
	strength = (strength / 2) - 1;
	for (i = 0; i < GPIO_DRV_STRENGTH_BITS; i++) {
		val = readl(base + offset);
		val &= ~BIT(shift);
		val |= ((strength >> i) & 0x1) << shift;
		writel(val, base + offset);
		offset += 4;
	}
	spin_unlock_irqrestore(&chip->lock, flags);

	return 0;
}

463
static int iproc_gpio_get_strength(struct iproc_gpio *chip, unsigned gpio,
464 465 466 467 468 469 470 471 472
				    u16 *strength)
{
	void __iomem *base;
	unsigned int i, offset, shift;
	u32 val;
	unsigned long flags;

	if (chip->io_ctrl) {
		base = chip->io_ctrl;
473
		offset = IPROC_GPIO_DRV0_CTRL_OFFSET;
474 475
	} else {
		base = chip->base;
476 477
		offset = IPROC_GPIO_REG(gpio,
					 IPROC_GPIO_ASIU_DRV0_CTRL_OFFSET);
478 479
	}

480
	shift = IPROC_GPIO_SHIFT(gpio);
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497

	spin_lock_irqsave(&chip->lock, flags);
	*strength = 0;
	for (i = 0; i < GPIO_DRV_STRENGTH_BITS; i++) {
		val = readl(base + offset) & BIT(shift);
		val >>= shift;
		*strength += (val << i);
		offset += 4;
	}

	/* convert to mA */
	*strength = (*strength + 1) * 2;
	spin_unlock_irqrestore(&chip->lock, flags);

	return 0;
}

498
static int iproc_pin_config_get(struct pinctrl_dev *pctldev, unsigned pin,
499 500
				 unsigned long *config)
{
501
	struct iproc_gpio *chip = pinctrl_dev_get_drvdata(pctldev);
502
	enum pin_config_param param = pinconf_to_config_param(*config);
503
	unsigned gpio = iproc_pin_to_gpio(pin);
504 505 506 507 508 509
	u16 arg;
	bool disable, pull_up;
	int ret;

	switch (param) {
	case PIN_CONFIG_BIAS_DISABLE:
510
		iproc_gpio_get_pull(chip, gpio, &disable, &pull_up);
511 512 513 514 515 516
		if (disable)
			return 0;
		else
			return -EINVAL;

	case PIN_CONFIG_BIAS_PULL_UP:
517
		iproc_gpio_get_pull(chip, gpio, &disable, &pull_up);
518 519 520 521 522 523
		if (!disable && pull_up)
			return 0;
		else
			return -EINVAL;

	case PIN_CONFIG_BIAS_PULL_DOWN:
524
		iproc_gpio_get_pull(chip, gpio, &disable, &pull_up);
525 526 527 528 529 530
		if (!disable && !pull_up)
			return 0;
		else
			return -EINVAL;

	case PIN_CONFIG_DRIVE_STRENGTH:
531
		ret = iproc_gpio_get_strength(chip, gpio, &arg);
532 533
		if (ret)
			return ret;
534
		*config = pinconf_to_config_packed(param, arg);
535 536 537 538 539 540 541 542 543 544

		return 0;

	default:
		return -ENOTSUPP;
	}

	return -ENOTSUPP;
}

545
static int iproc_pin_config_set(struct pinctrl_dev *pctldev, unsigned pin,
546 547
				 unsigned long *configs, unsigned num_configs)
{
548
	struct iproc_gpio *chip = pinctrl_dev_get_drvdata(pctldev);
549 550
	enum pin_config_param param;
	u16 arg;
551
	unsigned i, gpio = iproc_pin_to_gpio(pin);
552 553 554 555 556 557 558 559
	int ret = -ENOTSUPP;

	for (i = 0; i < num_configs; i++) {
		param = pinconf_to_config_param(configs[i]);
		arg = pinconf_to_config_argument(configs[i]);

		switch (param) {
		case PIN_CONFIG_BIAS_DISABLE:
560
			ret = iproc_gpio_set_pull(chip, gpio, true, false);
561 562 563 564 565
			if (ret < 0)
				goto out;
			break;

		case PIN_CONFIG_BIAS_PULL_UP:
566
			ret = iproc_gpio_set_pull(chip, gpio, false, true);
567 568 569 570 571
			if (ret < 0)
				goto out;
			break;

		case PIN_CONFIG_BIAS_PULL_DOWN:
572
			ret = iproc_gpio_set_pull(chip, gpio, false, false);
573 574 575 576 577
			if (ret < 0)
				goto out;
			break;

		case PIN_CONFIG_DRIVE_STRENGTH:
578
			ret = iproc_gpio_set_strength(chip, gpio, arg);
579 580 581 582 583 584 585 586 587 588 589 590 591 592
			if (ret < 0)
				goto out;
			break;

		default:
			dev_err(chip->dev, "invalid configuration\n");
			return -ENOTSUPP;
		}
	} /* for each config */

out:
	return ret;
}

593
static const struct pinconf_ops iproc_pconf_ops = {
594
	.is_generic = true,
595 596
	.pin_config_get = iproc_pin_config_get,
	.pin_config_set = iproc_pin_config_set,
597 598 599
};

/*
600
 * Iproc GPIO controller supports some PINCONF related configurations such as
601 602 603 604 605
 * pull up, pull down, and drive strength, when the pin is configured to GPIO
 *
 * Here a local pinctrl device is created with simple 1-to-1 pin mapping to the
 * local GPIO pins
 */
606
static int iproc_gpio_register_pinconf(struct iproc_gpio *chip)
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
{
	struct pinctrl_desc *pctldesc = &chip->pctldesc;
	struct pinctrl_pin_desc *pins;
	struct gpio_chip *gc = &chip->gc;
	int i;

	pins = devm_kcalloc(chip->dev, gc->ngpio, sizeof(*pins), GFP_KERNEL);
	if (!pins)
		return -ENOMEM;

	for (i = 0; i < gc->ngpio; i++) {
		pins[i].number = i;
		pins[i].name = devm_kasprintf(chip->dev, GFP_KERNEL,
					      "gpio-%d", i);
		if (!pins[i].name)
			return -ENOMEM;
	}

	pctldesc->name = dev_name(chip->dev);
626
	pctldesc->pctlops = &iproc_pctrl_ops;
627 628
	pctldesc->pins = pins;
	pctldesc->npins = gc->ngpio;
629
	pctldesc->confops = &iproc_pconf_ops;
630 631

	chip->pctl = pinctrl_register(pctldesc, chip->dev, chip);
632
	if (IS_ERR(chip->pctl)) {
633
		dev_err(chip->dev, "unable to register pinctrl device\n");
634
		return PTR_ERR(chip->pctl);
635 636 637 638 639
	}

	return 0;
}

640
static void iproc_gpio_unregister_pinconf(struct iproc_gpio *chip)
641
{
642
	pinctrl_unregister(chip->pctl);
643 644
}

645
static const struct of_device_id iproc_gpio_of_match[] = {
P
Pramod Kumar 已提交
646 647 648
	{ .compatible = "brcm,cygnus-ccm-gpio" },
	{ .compatible = "brcm,cygnus-asiu-gpio" },
	{ .compatible = "brcm,cygnus-crmu-gpio" },
649
	{ .compatible = "brcm,iproc-gpio" },
P
Pramod Kumar 已提交
650
	{ }
651 652
};

653
static int iproc_gpio_probe(struct platform_device *pdev)
654 655 656
{
	struct device *dev = &pdev->dev;
	struct resource *res;
657
	struct iproc_gpio *chip;
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
	struct gpio_chip *gc;
	u32 ngpios;
	int irq, ret;

	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
		return -ENOMEM;

	chip->dev = dev;
	platform_set_drvdata(pdev, chip);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	chip->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(chip->base)) {
		dev_err(dev, "unable to map I/O memory\n");
		return PTR_ERR(chip->base);
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	if (res) {
		chip->io_ctrl = devm_ioremap_resource(dev, res);
		if (IS_ERR(chip->io_ctrl)) {
			dev_err(dev, "unable to map I/O memory\n");
			return PTR_ERR(chip->io_ctrl);
		}
	}

P
Pramod Kumar 已提交
685 686 687 688 689
	if (of_property_read_u32(dev->of_node, "ngpios", &ngpios)) {
		dev_err(&pdev->dev, "missing ngpios DT property\n");
		return -ENODEV;
	}

690 691 692 693 694 695 696 697 698
	spin_lock_init(&chip->lock);

	gc = &chip->gc;
	gc->base = -1;
	gc->ngpio = ngpios;
	chip->num_banks = (ngpios + NGPIOS_PER_BANK - 1) / NGPIOS_PER_BANK;
	gc->label = dev_name(dev);
	gc->dev = dev;
	gc->of_node = dev->of_node;
699 700 701 702 703 704
	gc->request = iproc_gpio_request;
	gc->free = iproc_gpio_free;
	gc->direction_input = iproc_gpio_direction_input;
	gc->direction_output = iproc_gpio_direction_output;
	gc->set = iproc_gpio_set;
	gc->get = iproc_gpio_get;
705

706 707 708
	chip->pinmux_is_supported = of_property_read_bool(dev->of_node,
							"gpio-ranges");

709 710 711 712 713 714
	ret = gpiochip_add(gc);
	if (ret < 0) {
		dev_err(dev, "unable to add GPIO chip\n");
		return ret;
	}

715
	ret = iproc_gpio_register_pinconf(chip);
716 717 718 719 720 721 722 723
	if (ret) {
		dev_err(dev, "unable to register pinconf\n");
		goto err_rm_gpiochip;
	}

	/* optional GPIO interrupt support */
	irq = platform_get_irq(pdev, 0);
	if (irq) {
724
		ret = gpiochip_irqchip_add(gc, &iproc_gpio_irq_chip, 0,
725 726 727 728 729 730
					   handle_simple_irq, IRQ_TYPE_NONE);
		if (ret) {
			dev_err(dev, "no GPIO irqchip\n");
			goto err_unregister_pinconf;
		}

731 732
		gpiochip_set_chained_irqchip(gc, &iproc_gpio_irq_chip, irq,
					     iproc_gpio_irq_handler);
733 734 735 736 737
	}

	return 0;

err_unregister_pinconf:
738
	iproc_gpio_unregister_pinconf(chip);
739 740 741 742 743 744 745

err_rm_gpiochip:
	gpiochip_remove(gc);

	return ret;
}

746
static struct platform_driver iproc_gpio_driver = {
747
	.driver = {
748 749
		.name = "iproc-gpio",
		.of_match_table = iproc_gpio_of_match,
750
	},
751
	.probe = iproc_gpio_probe,
752 753
};

754
static int __init iproc_gpio_init(void)
755
{
756
	return platform_driver_probe(&iproc_gpio_driver, iproc_gpio_probe);
757
}
758
arch_initcall_sync(iproc_gpio_init);