nouveau_bo.c 40.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drv.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40
#include "nouveau_mem.h"
41
#include "nouveau_vmm.h"
42

43 44 45 46 47
/*
 * NV10-NV40 tiling helpers
 */

static void
48 49
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
50
{
51
	struct nouveau_drm *drm = nouveau_drm(dev);
52
	int i = reg - drm->tile.reg;
53
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
B
Ben Skeggs 已提交
54
	struct nvkm_fb_tile *tile = &fb->tile.region[i];
55

56
	nouveau_fence_unref(&reg->fence);
57 58

	if (tile->pitch)
59
		nvkm_fb_tile_fini(fb, i, tile);
60 61

	if (pitch)
62
		nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
63

64
	nvkm_fb_tile_prog(fb, i, tile);
65 66
}

67
static struct nouveau_drm_tile *
68 69
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
70
	struct nouveau_drm *drm = nouveau_drm(dev);
71
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
72

73
	spin_lock(&drm->tile.lock);
74 75 76 77 78 79 80

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

81
	spin_unlock(&drm->tile.lock);
82 83 84 85
	return tile;
}

static void
86
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
87
			struct dma_fence *fence)
88
{
89
	struct nouveau_drm *drm = nouveau_drm(dev);
90 91

	if (tile) {
92
		spin_lock(&drm->tile.lock);
93
		tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
94
		tile->used = false;
95
		spin_unlock(&drm->tile.lock);
96 97 98
	}
}

99 100
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
101
		   u32 size, u32 pitch, u32 zeta)
102
{
103
	struct nouveau_drm *drm = nouveau_drm(dev);
104
	struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
105
	struct nouveau_drm_tile *tile, *found = NULL;
106 107
	int i;

B
Ben Skeggs 已提交
108
	for (i = 0; i < fb->tile.regions; i++) {
109 110 111 112 113 114
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

B
Ben Skeggs 已提交
115
		} else if (tile && fb->tile.region[i].pitch) {
116 117 118 119 120 121 122 123
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
124
		nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
125 126 127
	return found;
}

128 129 130
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
131 132
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
133 134
	struct nouveau_bo *nvbo = nouveau_bo(bo);

135
	if (unlikely(nvbo->gem.filp))
136
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
137
	WARN_ON(nvbo->pin_refcnt > 0);
138
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
139 140 141
	kfree(nvbo);
}

B
Ben Skeggs 已提交
142 143 144 145 146 147 148 149
static inline u64
roundup_64(u64 x, u32 y)
{
	x += y - 1;
	do_div(x, y);
	return x * y;
}

150
static void
151
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
B
Ben Skeggs 已提交
152
		       int *align, u64 *size)
153
{
154
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
155
	struct nvif_device *device = &drm->client.device;
156

157
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
158
		if (nvbo->mode) {
159
			if (device->info.chipset >= 0x40) {
160
				*align = 65536;
161
				*size = roundup_64(*size, 64 * nvbo->mode);
162

163
			} else if (device->info.chipset >= 0x30) {
164
				*align = 32768;
165
				*size = roundup_64(*size, 64 * nvbo->mode);
166

167
			} else if (device->info.chipset >= 0x20) {
168
				*align = 16384;
169
				*size = roundup_64(*size, 64 * nvbo->mode);
170

171
			} else if (device->info.chipset >= 0x10) {
172
				*align = 16384;
173
				*size = roundup_64(*size, 32 * nvbo->mode);
174 175
			}
		}
176
	} else {
177 178
		*size = roundup_64(*size, (1 << nvbo->page));
		*align = max((1 <<  nvbo->page), *align);
179 180
	}

B
Ben Skeggs 已提交
181
	*size = roundup_64(*size, PAGE_SIZE);
182 183
}

184
int
B
Ben Skeggs 已提交
185
nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
186
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
187
	       struct sg_table *sg, struct reservation_object *robj,
188
	       struct nouveau_bo **pnvbo)
189
{
190
	struct nouveau_drm *drm = cli->drm;
191
	struct nouveau_bo *nvbo;
192
	size_t acc_size;
193
	int ret;
D
Dave Airlie 已提交
194
	int type = ttm_bo_type_device;
195

B
Ben Skeggs 已提交
196 197
	if (!size) {
		NV_WARN(drm, "skipped size %016llx\n", size);
198 199
		return -EINVAL;
	}
D
Dave Airlie 已提交
200 201 202

	if (sg)
		type = ttm_bo_type_sg;
203 204 205 206 207 208

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
209
	INIT_LIST_HEAD(&nvbo->vma_list);
210
	nvbo->bo.bdev = &drm->ttm.bdev;
211
	nvbo->cli = cli;
212

213
	if (!nvxx_device(&drm->client.device)->func->cpu_coherent)
214
		nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
215

216 217 218 219 220 221 222 223 224 225 226 227 228 229
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
		nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
		nvbo->comp = gf100_pte_storage_type_map[nvbo->kind] != nvbo->kind;
	} else
	if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
		nvbo->kind = (tile_flags & 0x00007f00) >> 8;
		nvbo->comp = (tile_flags & 0x00030000) >> 16;
	} else {
		nvbo->zeta = (tile_flags & 0x00000007);
	}
	nvbo->mode = tile_mode;
	nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);

	nvbo->page = 12;
230
	if (drm->client.vm) {
231
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
232 233 234 235 236 237
			nvbo->page = drm->client.vm->mmu->lpg_shift;
		else {
			if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
				nvbo->kind = gf100_pte_storage_type_map[nvbo->kind];
			nvbo->comp = 0;
		}
238 239 240
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
241 242
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
243

244
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
245 246
				       sizeof(struct nouveau_bo));

247
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
248
			  type, &nvbo->placement,
249
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
250
			  robj, nouveau_bo_del_ttm);
251 252 253 254 255 256 257 258 259
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

260
static void
261
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
262 263 264 265
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
266
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
267
	if (type & TTM_PL_FLAG_TT)
268
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
269
	if (type & TTM_PL_FLAG_SYSTEM)
270
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
271 272
}

273 274 275
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
276
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
277
	u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
278
	unsigned i, fpfn, lpfn;
279

280
	if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
281
	    nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
282
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
283 284 285 286 287 288
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
289
		if (nvbo->zeta) {
290 291
			fpfn = vram_pages / 2;
			lpfn = ~0;
292
		} else {
293 294 295 296 297 298 299 300 301 302
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
303 304 305 306
		}
	}
}

307
void
308
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
309
{
310
	struct ttm_placement *pl = &nvbo->placement;
311 312 313
	uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
						 TTM_PL_MASK_CACHING) |
			 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
314 315 316 317 318 319 320 321

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
322 323

	set_placement_range(nvbo, type);
324 325 326
}

int
327
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
328
{
329
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
330
	struct ttm_buffer_object *bo = &nvbo->bo;
331
	bool force = false, evict = false;
332
	int ret;
333

334
	ret = ttm_bo_reserve(bo, false, false, NULL);
335
	if (ret)
336
		return ret;
337

338
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
339
	    memtype == TTM_PL_FLAG_VRAM && contig) {
340 341
		if (!nvbo->contig) {
			nvbo->contig = true;
342
			force = true;
343
			evict = true;
344
		}
345 346
	}

347 348 349 350 351 352 353 354
	if (nvbo->pin_refcnt) {
		if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
			NV_ERROR(drm, "bo %p pinned elsewhere: "
				      "0x%08x vs 0x%08x\n", bo,
				 1 << bo->mem.mem_type, memtype);
			ret = -EBUSY;
		}
		nvbo->pin_refcnt++;
355
		goto out;
356 357 358 359 360 361 362 363
	}

	if (evict) {
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
		ret = nouveau_bo_validate(nvbo, false, false);
		if (ret)
			goto out;
	}
364

365
	nvbo->pin_refcnt++;
366
	nouveau_bo_placement_set(nvbo, memtype, 0);
367

368 369 370 371 372
	/* drop pin_refcnt temporarily, so we don't trip the assertion
	 * in nouveau_bo_move() that makes sure we're not trying to
	 * move a pinned buffer
	 */
	nvbo->pin_refcnt--;
373
	ret = nouveau_bo_validate(nvbo, false, false);
374 375
	if (ret)
		goto out;
376
	nvbo->pin_refcnt++;
377 378 379 380 381 382 383 384 385 386

	switch (bo->mem.mem_type) {
	case TTM_PL_VRAM:
		drm->gem.vram_available -= bo->mem.size;
		break;
	case TTM_PL_TT:
		drm->gem.gart_available -= bo->mem.size;
		break;
	default:
		break;
387
	}
388

389
out:
390
	if (force && ret)
391
		nvbo->contig = false;
392
	ttm_bo_unreserve(bo);
393 394 395 396 397 398
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
399
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
400
	struct ttm_buffer_object *bo = &nvbo->bo;
401
	int ret, ref;
402

403
	ret = ttm_bo_reserve(bo, false, false, NULL);
404 405 406
	if (ret)
		return ret;

407 408 409
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
410 411
		goto out;

412
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
413

414
	ret = nouveau_bo_validate(nvbo, false, false);
415 416 417
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
418
			drm->gem.vram_available += bo->mem.size;
419 420
			break;
		case TTM_PL_TT:
421
			drm->gem.gart_available += bo->mem.size;
422 423 424 425 426 427
			break;
		default:
			break;
		}
	}

428
out:
429 430 431 432 433 434 435 436 437
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

438
	ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
439 440 441
	if (ret)
		return ret;

442
	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
443

444 445 446 447 448 449 450
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
451 452 453
	if (!nvbo)
		return;

454
	ttm_bo_kunmap(&nvbo->kmap);
455 456
}

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
void
nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
472 473
		dma_sync_single_for_device(drm->dev->dev,
					   ttm_dma->dma_address[i],
474
					   PAGE_SIZE, DMA_TO_DEVICE);
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
}

void
nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
{
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
	int i;

	if (!ttm_dma)
		return;

	/* Don't waste time looping if the object is coherent */
	if (nvbo->force_coherent)
		return;

	for (i = 0; i < ttm_dma->ttm.num_pages; i++)
492
		dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
493
					PAGE_SIZE, DMA_FROM_DEVICE);
494 495
}

496 497
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
498
		    bool no_wait_gpu)
499 500 501
{
	int ret;

502 503
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
504 505 506
	if (ret)
		return ret;

507 508
	nouveau_bo_sync_for_device(nvbo);

509 510 511
	return 0;
}

512 513 514 515 516
void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
517

518
	mem += index;
519

520 521 522 523 524 525 526 527 528 529 530
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
531

532
	mem += index;
533

534 535 536 537 538 539 540 541 542 543 544
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
545

546
	mem += index;
547

548 549 550 551 552 553
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

554
static struct ttm_tt *
555 556
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
557
{
D
Daniel Vetter 已提交
558
#if IS_ENABLED(CONFIG_AGP)
559
	struct nouveau_drm *drm = nouveau_bdev(bdev);
560

561 562
	if (drm->agp.bridge) {
		return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
563
					 page_flags, dummy_read);
564
	}
565
#endif
566

567
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
568 569 570 571 572 573 574 575 576 577 578 579 580
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
581
	struct nouveau_drm *drm = nouveau_bdev(bdev);
582 583 584 585 586 587 588 589

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
590 591 592 593 594 595
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

596
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
597
			/* Some BARs do not support being ioremapped WC */
598
			if (nvxx_bar(&drm->client.device)->iomap_uncached) {
599 600 601 602
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
603
			man->func = &nouveau_vram_manager;
604 605 606
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
607
			man->func = &ttm_bo_manager_func;
608
		}
609 610
		break;
	case TTM_PL_TT:
611
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
612
			man->func = &nouveau_gart_manager;
613
		else
614
		if (!drm->agp.bridge)
615
			man->func = &nv04_gart_manager;
616 617
		else
			man->func = &ttm_bo_manager_func;
618

619
		if (drm->agp.bridge) {
620
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
621 622 623
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
624
		} else {
625 626 627 628 629
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
630

631 632 633 634 635 636 637 638 639 640 641 642 643
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
644
	case TTM_PL_VRAM:
645 646
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
647
		break;
648
	default:
649
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
650 651
		break;
	}
652 653

	*pl = nvbo->placement;
654 655 656
}


657 658 659 660 661 662
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
663
		OUT_RING  (chan, handle & 0x0000ffff);
664 665 666 667 668
		FIRE_RING (chan);
	}
	return ret;
}

669 670
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
671
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
672
{
673
	struct nouveau_mem *mem = nouveau_mem(old_reg);
674 675
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
676
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
677 678 679 680
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
681 682 683
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
684
		OUT_RING  (chan, new_reg->num_pages);
685
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
686 687 688 689
	}
	return ret;
}

690 691 692 693 694 695 696 697 698 699 700
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

701 702
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
703
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
704
{
705 706 707
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
708
	u32 page_count = new_reg->num_pages;
709 710
	int ret;

711
	page_count = new_reg->num_pages;
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
739 740
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
741
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
B
Ben Skeggs 已提交
742
{
743 744 745
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
746
	u32 page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
747 748
	int ret;

749
	page_count = new_reg->num_pages;
B
Ben Skeggs 已提交
750 751 752 753 754 755 756
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

757
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
758 759
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
760
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
761 762 763 764 765 766
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
767
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
768 769 770 771 772 773 774 775 776 777
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

778 779
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
780
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
781
{
782 783 784
	struct nouveau_mem *mem = nouveau_mem(old_reg);
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
785
	u32 page_count = new_reg->num_pages;
786 787
	int ret;

788
	page_count = new_reg->num_pages;
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

816 817
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
818
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
819
{
820
	struct nouveau_mem *mem = nouveau_mem(old_reg);
821 822 823
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
824 825 826 827
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
828
		OUT_RING  (chan, 0x00000000 /* COPY */);
829
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
830 831 832 833
	}
	return ret;
}

834 835
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
836
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
837
{
838
	struct nouveau_mem *mem = nouveau_mem(old_reg);
839 840 841
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
842
		OUT_RING  (chan, new_reg->num_pages << PAGE_SHIFT);
843 844 845 846
		OUT_RING  (chan, upper_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[0].addr));
		OUT_RING  (chan, upper_32_bits(mem->vma[1].addr));
		OUT_RING  (chan, lower_32_bits(mem->vma[1].addr));
847 848 849 850 851
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

852 853 854
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
855
	int ret = RING_SPACE(chan, 6);
856
	if (ret == 0) {
857 858 859
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
860 861 862
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
863 864 865 866 867
	}

	return ret;
}

868
static int
869
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
870
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
871
{
872
	struct nouveau_mem *mem = nouveau_mem(old_reg);
873
	u64 length = (new_reg->num_pages << PAGE_SHIFT);
874 875 876 877
	u64 src_offset = mem->vma[0].addr;
	u64 dst_offset = mem->vma[1].addr;
	int src_tiled = !!mem->kind;
	int dst_tiled = !!nouveau_mem(new_reg)->kind;
878 879
	int ret;

880 881 882
	while (length) {
		u32 amount, stride, height;

883 884 885 886
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

887 888
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
889 890
		height  = amount / stride;

891
		if (src_tiled) {
892
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
893
			OUT_RING  (chan, 0);
894
			OUT_RING  (chan, 0);
895 896 897 898 899 900
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
901
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
902 903
			OUT_RING  (chan, 1);
		}
904
		if (dst_tiled) {
905
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
906
			OUT_RING  (chan, 0);
907
			OUT_RING  (chan, 0);
908 909 910 911 912 913
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
914
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
915 916 917
			OUT_RING  (chan, 1);
		}

918
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
919 920
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
921
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
922 923 924 925 926 927 928 929
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
930
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
931 932 933 934 935
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
936 937
	}

938 939 940
	return 0;
}

941 942 943
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
944
	int ret = RING_SPACE(chan, 4);
945
	if (ret == 0) {
946 947 948
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
949
		OUT_RING  (chan, chan->drm->ntfy.handle);
950 951 952 953 954
	}

	return ret;
}

955 956
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
957
		      struct nouveau_channel *chan, struct ttm_mem_reg *reg)
958
{
959
	if (reg->mem_type == TTM_PL_TT)
960
		return NvDmaTT;
961
	return chan->vram.handle;
962 963
}

964 965
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
966
		  struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
967
{
968 969 970
	u32 src_offset = old_reg->start << PAGE_SHIFT;
	u32 dst_offset = new_reg->start << PAGE_SHIFT;
	u32 page_count = new_reg->num_pages;
971 972 973 974 975 976
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

977
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
978 979
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
980

981
	page_count = new_reg->num_pages;
982 983 984 985 986 987
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
988

989
		BEGIN_NV04(chan, NvSubCopy,
990
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
991 992 993 994 995 996 997 998
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
999
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
1000
		OUT_RING  (chan, 0);
1001 1002 1003 1004 1005 1006

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

1007 1008 1009
	return 0;
}

1010
static int
1011
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
1012
		     struct ttm_mem_reg *reg)
1013
{
1014 1015 1016
	struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
	struct nouveau_mem *new_mem = nouveau_mem(reg);
	struct nvkm_vm *vmm = drm->client.vm;
1017
	u64 size = (u64)reg->num_pages << PAGE_SHIFT;
1018 1019
	int ret;

1020 1021
	ret = nvkm_vm_get(vmm, size, old_mem->mem.page, NV_MEM_ACCESS_RW,
			  &old_mem->vma[0]);
1022 1023 1024
	if (ret)
		return ret;

1025 1026
	ret = nvkm_vm_get(vmm, size, new_mem->mem.page, NV_MEM_ACCESS_RW,
			  &old_mem->vma[1]);
1027
	if (ret) {
1028
		nvkm_vm_put(&old_mem->vma[0]);
1029 1030 1031
		return ret;
	}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
	if (ret)
		goto done;

	ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
done:
	if (ret) {
		nvkm_vm_put(&old_mem->vma[1]);
		nvkm_vm_put(&old_mem->vma[0]);
	}
1042 1043 1044
	return 0;
}

1045 1046
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
1047
		     bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1048
{
1049
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1050
	struct nouveau_channel *chan = drm->ttm.chan;
1051
	struct nouveau_cli *cli = (void *)chan->user.client;
1052
	struct nouveau_fence *fence;
1053 1054
	int ret;

1055
	/* create temporary vmas for the transfer and attach them to the
1056
	 * old nvkm_mem node, these will get cleaned up after ttm has
1057
	 * destroyed the ttm_mem_reg
1058
	 */
1059
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1060
		ret = nouveau_bo_move_prep(drm, bo, new_reg);
1061
		if (ret)
1062
			return ret;
1063 1064
	}

1065
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
1066
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
1067
	if (ret == 0) {
1068
		ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
1069 1070 1071
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
1072 1073
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
1074
								evict,
1075
								new_reg);
1076 1077 1078
				nouveau_fence_unref(&fence);
			}
		}
1079
	}
1080
	mutex_unlock(&cli->mutex);
1081
	return ret;
1082 1083
}

1084
void
1085
nouveau_bo_move_init(struct nouveau_drm *drm)
1086 1087 1088
{
	static const struct {
		const char *name;
1089
		int engine;
1090
		s32 oclass;
1091 1092 1093 1094 1095
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1096 1097
		{  "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
1098 1099
		{  "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1100 1101
		{  "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1102
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1103
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1104 1105 1106 1107 1108 1109 1110
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1111
		{},
1112
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1113 1114 1115 1116 1117
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1118
		struct nouveau_channel *chan;
1119

1120
		if (mthd->engine)
1121 1122 1123 1124 1125 1126
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1127
		ret = nvif_object_init(&chan->user,
1128 1129 1130
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1131
		if (ret == 0) {
1132
			ret = mthd->init(chan, drm->ttm.copy.handle);
1133
			if (ret) {
1134
				nvif_object_fini(&drm->ttm.copy);
1135
				continue;
1136
			}
1137 1138

			drm->ttm.move = mthd->exec;
1139
			drm->ttm.chan = chan;
1140 1141
			name = mthd->name;
			break;
1142 1143 1144
		}
	} while ((++mthd)->exec);

1145
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1146 1147
}

1148 1149
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1150
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1151
{
1152 1153 1154 1155 1156
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1157
	struct ttm_placement placement;
1158
	struct ttm_mem_reg tmp_reg;
1159 1160 1161
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1162
	placement.placement = placement.busy_placement = &placement_memtype;
1163

1164 1165 1166
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1167 1168 1169
	if (ret)
		return ret;

1170
	ret = ttm_tt_bind(bo->ttm, &tmp_reg);
1171 1172 1173
	if (ret)
		goto out;

1174
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
1175 1176 1177
	if (ret)
		goto out;

1178
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg);
1179
out:
1180
	ttm_bo_mem_put(bo, &tmp_reg);
1181 1182 1183 1184 1185
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1186
		      bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1187
{
1188 1189 1190 1191 1192
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1193
	struct ttm_placement placement;
1194
	struct ttm_mem_reg tmp_reg;
1195 1196 1197
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1198
	placement.placement = placement.busy_placement = &placement_memtype;
1199

1200 1201 1202
	tmp_reg = *new_reg;
	tmp_reg.mm_node = NULL;
	ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
1203 1204 1205
	if (ret)
		return ret;

1206
	ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg);
1207 1208 1209
	if (ret)
		goto out;

1210
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
1211 1212 1213 1214
	if (ret)
		goto out;

out:
1215
	ttm_bo_mem_put(bo, &tmp_reg);
1216 1217 1218
	return ret;
}

1219
static void
1220
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
1221
		     struct ttm_mem_reg *new_reg)
1222
{
1223
	struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
1224
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1225
	struct nouveau_vma *vma;
1226

1227 1228 1229 1230
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1231
	if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
1232
	    mem->mem.page == nvbo->page) {
1233
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1234
			nouveau_vma_map(vma, mem);
1235 1236 1237
		}
	} else {
		list_for_each_entry(vma, &nvbo->vma_list, head) {
1238
			WARN_ON(ttm_bo_wait(bo, false, false));
1239
			nouveau_vma_unmap(vma);
1240
		}
1241 1242 1243
	}
}

1244
static int
1245
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
1246
		   struct nouveau_drm_tile **new_tile)
1247
{
1248 1249
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1250
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1251
	u64 offset = new_reg->start << PAGE_SHIFT;
1252

1253
	*new_tile = NULL;
1254
	if (new_reg->mem_type != TTM_PL_VRAM)
1255 1256
		return 0;

1257
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1258
		*new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
1259
					       nvbo->mode, nvbo->zeta);
1260 1261
	}

1262 1263 1264 1265 1266
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1267 1268
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1269
{
1270 1271
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1272
	struct dma_fence *fence = reservation_object_get_excl(bo->resv);
1273

1274
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1275
	*old_tile = new_tile;
1276 1277 1278 1279
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1280
		bool no_wait_gpu, struct ttm_mem_reg *new_reg)
1281
{
1282
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1283
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1284
	struct ttm_mem_reg *old_reg = &bo->mem;
1285
	struct nouveau_drm_tile *new_tile = NULL;
1286 1287
	int ret = 0;

1288 1289 1290 1291
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
	if (ret)
		return ret;

1292 1293 1294
	if (nvbo->pin_refcnt)
		NV_WARN(drm, "Moving pinned object %p!\n", nvbo);

1295
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1296
		ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
1297 1298 1299
		if (ret)
			return ret;
	}
1300 1301

	/* Fake bo copy. */
1302
	if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1303
		BUG_ON(bo->mem.mm_node != NULL);
1304 1305
		bo->mem = *new_reg;
		new_reg->mm_node = NULL;
1306
		goto out;
1307 1308
	}

1309
	/* Hardware assisted copy. */
1310
	if (drm->ttm.move) {
1311
		if (new_reg->mem_type == TTM_PL_SYSTEM)
1312
			ret = nouveau_bo_move_flipd(bo, evict, intr,
1313 1314
						    no_wait_gpu, new_reg);
		else if (old_reg->mem_type == TTM_PL_SYSTEM)
1315
			ret = nouveau_bo_move_flips(bo, evict, intr,
1316
						    no_wait_gpu, new_reg);
1317 1318
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
1319
						   no_wait_gpu, new_reg);
1320 1321 1322
		if (!ret)
			goto out;
	}
1323 1324

	/* Fallback to software copy. */
1325
	ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1326
	if (ret == 0)
1327
		ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg);
1328 1329

out:
1330
	if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1331 1332 1333 1334 1335
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1336 1337

	return ret;
1338 1339 1340 1341 1342
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1343 1344
	struct nouveau_bo *nvbo = nouveau_bo(bo);

D
David Herrmann 已提交
1345 1346
	return drm_vma_node_verify_access(&nvbo->gem.vma_node,
					  filp->private_data);
1347 1348
}

1349
static int
1350
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1351
{
1352
	struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
1353
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1354
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1355
	struct nouveau_mem *mem = nouveau_mem(reg);
1356
	int ret;
1357

1358 1359 1360 1361 1362
	reg->bus.addr = NULL;
	reg->bus.offset = 0;
	reg->bus.size = reg->num_pages << PAGE_SHIFT;
	reg->bus.base = 0;
	reg->bus.is_iomem = false;
1363 1364
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
1365
	switch (reg->mem_type) {
1366 1367 1368 1369
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
D
Daniel Vetter 已提交
1370
#if IS_ENABLED(CONFIG_AGP)
1371
		if (drm->agp.bridge) {
1372 1373 1374
			reg->bus.offset = reg->start << PAGE_SHIFT;
			reg->bus.base = drm->agp.base;
			reg->bus.is_iomem = !drm->agp.cma;
1375 1376
		}
#endif
1377
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA || !mem->kind)
1378 1379 1380
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1381
	case TTM_PL_VRAM:
1382 1383 1384
		reg->bus.offset = reg->start << PAGE_SHIFT;
		reg->bus.base = device->func->resource_addr(device, 1);
		reg->bus.is_iomem = true;
1385
		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1386
			struct nvkm_vmm *bar = nvkm_bar_bar1_vmm(device);
1387
			int page_shift = 12;
1388
			if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
1389
				page_shift = mem->mem.page;
1390

1391 1392 1393
			ret = nvkm_vm_get(bar, mem->_mem->size << 12,
					  page_shift, NV_MEM_ACCESS_RW,
					  &mem->bar_vma);
1394 1395
			if (ret)
				return ret;
1396

1397
			nvkm_vm_map(&mem->bar_vma, mem->_mem);
1398
			reg->bus.offset = mem->bar_vma.offset;
1399
		}
1400 1401 1402 1403 1404 1405 1406 1407
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
1408
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1409
{
1410
	struct nouveau_mem *mem = nouveau_mem(reg);
1411

1412
	if (!mem->bar_vma.node)
1413 1414
		return;

1415
	nvkm_vm_put(&mem->bar_vma);
1416 1417 1418 1419 1420
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1421
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1422
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1423
	struct nvkm_device *device = nvxx_device(&drm->client.device);
1424
	u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1425
	int i, ret;
1426 1427 1428 1429 1430

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1431
		if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1432
		    !nvbo->kind)
1433
			return 0;
1434 1435 1436 1437 1438 1439 1440 1441 1442

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1443 1444 1445
	}

	/* make sure bo is in mappable vram */
1446
	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1447
	    bo->mem.start + bo->mem.num_pages < mappable)
1448 1449
		return 0;

1450 1451 1452 1453 1454 1455 1456 1457 1458
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1459

1460
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1461
	return nouveau_bo_validate(nvbo, false, false);
1462 1463
}

1464 1465 1466
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1467
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1468
	struct nouveau_drm *drm;
1469
	struct device *dev;
1470 1471
	unsigned i;
	int r;
D
Dave Airlie 已提交
1472
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1473 1474 1475 1476

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1477 1478 1479 1480 1481 1482 1483 1484
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1485
	drm = nouveau_bdev(ttm->bdev);
1486
	dev = drm->dev->dev;
1487

D
Daniel Vetter 已提交
1488
#if IS_ENABLED(CONFIG_AGP)
1489
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1490 1491 1492 1493
		return ttm_agp_tt_populate(ttm);
	}
#endif

1494
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1495
	if (swiotlb_nr_tbl()) {
1496
		return ttm_dma_populate((void *)ttm, dev);
1497 1498 1499 1500 1501 1502 1503 1504 1505
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1506 1507
		dma_addr_t addr;

1508
		addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE,
1509 1510
				    DMA_BIDIRECTIONAL);

1511
		if (dma_mapping_error(dev, addr)) {
1512
			while (i--) {
1513
				dma_unmap_page(dev, ttm_dma->dma_address[i],
1514
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1515
				ttm_dma->dma_address[i] = 0;
1516 1517 1518 1519
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1520 1521

		ttm_dma->dma_address[i] = addr;
1522 1523 1524 1525 1526 1527 1528
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1529
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1530
	struct nouveau_drm *drm;
1531
	struct device *dev;
1532
	unsigned i;
D
Dave Airlie 已提交
1533 1534 1535 1536
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1537

1538
	drm = nouveau_bdev(ttm->bdev);
1539
	dev = drm->dev->dev;
1540

D
Daniel Vetter 已提交
1541
#if IS_ENABLED(CONFIG_AGP)
1542
	if (drm->agp.bridge) {
J
Jerome Glisse 已提交
1543 1544 1545 1546 1547
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1548
#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1549
	if (swiotlb_nr_tbl()) {
1550
		ttm_dma_unpopulate((void *)ttm, dev);
1551 1552 1553 1554 1555
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1556
		if (ttm_dma->dma_address[i]) {
1557
			dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE,
1558
				       DMA_BIDIRECTIONAL);
1559 1560 1561 1562 1563 1564
		}
	}

	ttm_pool_unpopulate(ttm);
}

1565
void
1566
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1567
{
1568
	struct reservation_object *resv = nvbo->bo.resv;
1569

1570 1571 1572 1573
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1574 1575
}

1576
struct ttm_bo_driver nouveau_bo_driver = {
1577
	.ttm_tt_create = &nouveau_ttm_tt_create,
1578 1579
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1580 1581
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
1582
	.eviction_valuable = ttm_bo_eviction_valuable,
1583
	.evict_flags = nouveau_bo_evict_flags,
1584
	.move_notify = nouveau_bo_move_ntfy,
1585 1586
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1587 1588 1589
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1590
	.io_mem_pfn = ttm_bo_default_io_mem_pfn,
1591
};