kvm.c 103.6 KB
Newer Older
A
aliguori 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * QEMU KVM support
 *
 * Copyright (C) 2006-2008 Qumranet Technologies
 * Copyright IBM, Corp. 2008
 *
 * Authors:
 *  Anthony Liguori   <aliguori@us.ibm.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2 or later.
 * See the COPYING file in the top-level directory.
 *
 */

P
Peter Maydell 已提交
15
#include "qemu/osdep.h"
16
#include "qapi/error.h"
A
aliguori 已提交
17
#include <sys/ioctl.h>
18
#include <sys/utsname.h>
A
aliguori 已提交
19 20

#include <linux/kvm.h>
J
Jan Kiszka 已提交
21
#include <linux/kvm_para.h>
A
aliguori 已提交
22 23

#include "qemu-common.h"
24
#include "cpu.h"
25
#include "sysemu/sysemu.h"
26
#include "sysemu/kvm_int.h"
27
#include "kvm_i386.h"
28 29
#include "hyperv.h"

30
#include "exec/gdbstub.h"
31 32
#include "qemu/host-utils.h"
#include "qemu/config-file.h"
33
#include "qemu/error-report.h"
P
Paolo Bonzini 已提交
34 35
#include "hw/i386/pc.h"
#include "hw/i386/apic.h"
36 37
#include "hw/i386/apic_internal.h"
#include "hw/i386/apic-msidef.h"
38
#include "hw/i386/intel_iommu.h"
39
#include "hw/i386/x86-iommu.h"
40

41
#include "exec/ioport.h"
42
#include "standard-headers/asm-x86/hyperv.h"
43
#include "hw/pci/pci.h"
44
#include "hw/pci/msi.h"
45
#include "migration/migration.h"
46
#include "exec/memattrs.h"
47
#include "trace.h"
A
aliguori 已提交
48 49 50 51

//#define DEBUG_KVM

#ifdef DEBUG_KVM
52
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
53 54
    do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
#else
55
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
56 57 58
    do { } while (0)
#endif

59 60 61
#define MSR_KVM_WALL_CLOCK  0x11
#define MSR_KVM_SYSTEM_TIME 0x12

62 63 64
/* A 4096-byte buffer can hold the 8-byte kvm_msrs header, plus
 * 255 kvm_msr_entry structs */
#define MSR_BUF_SIZE 4096
65

M
Marcelo Tosatti 已提交
66 67 68 69 70 71 72
#ifndef BUS_MCEERR_AR
#define BUS_MCEERR_AR 4
#endif
#ifndef BUS_MCEERR_AO
#define BUS_MCEERR_AO 5
#endif

73 74 75 76 77 78
const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
    KVM_CAP_INFO(SET_TSS_ADDR),
    KVM_CAP_INFO(EXT_CPUID),
    KVM_CAP_INFO(MP_STATE),
    KVM_CAP_LAST_INFO
};
79

80 81
static bool has_msr_star;
static bool has_msr_hsave_pa;
82
static bool has_msr_tsc_aux;
83
static bool has_msr_tsc_adjust;
84
static bool has_msr_tsc_deadline;
85
static bool has_msr_feature_control;
86
static bool has_msr_async_pf_en;
M
Michael S. Tsirkin 已提交
87
static bool has_msr_pv_eoi_en;
A
Avi Kivity 已提交
88
static bool has_msr_misc_enable;
89
static bool has_msr_smbase;
L
Liu Jinsong 已提交
90
static bool has_msr_bndcfgs;
91
static bool has_msr_kvm_steal_time;
92
static int lm_capable_kernel;
93 94
static bool has_msr_hv_hypercall;
static bool has_msr_hv_vapic;
95
static bool has_msr_hv_tsc;
96
static bool has_msr_hv_crash;
97
static bool has_msr_hv_reset;
98
static bool has_msr_hv_vpindex;
99
static bool has_msr_hv_runtime;
100
static bool has_msr_hv_synic;
101
static bool has_msr_hv_stimer;
102
static bool has_msr_mtrr;
103
static bool has_msr_xss;
104

P
Paolo Bonzini 已提交
105 106 107
static bool has_msr_architectural_pmu;
static uint32_t num_architectural_pmu_counters;

108 109 110 111
static int has_xsave;
static int has_xcrs;
static int has_pit_state2;

112 113
static bool has_msr_mcg_ext_ctl;

114 115
static struct kvm_cpuid2 *cpuid_cache;

116 117 118 119 120
int kvm_has_pit_state2(void)
{
    return has_pit_state2;
}

P
Paolo Bonzini 已提交
121 122 123 124 125
bool kvm_has_smm(void)
{
    return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM);
}

126 127 128 129 130
bool kvm_allows_irq0_override(void)
{
    return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
}

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
static int kvm_get_tsc(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entries[1];
    } msr_data;
    int ret;

    if (env->tsc_valid) {
        return 0;
    }

    msr_data.info.nmsrs = 1;
    msr_data.entries[0].index = MSR_IA32_TSC;
    env->tsc_valid = !runstate_is_running();

    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
    if (ret < 0) {
        return ret;
    }

154
    assert(ret == 1);
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
    env->tsc = msr_data.entries[0].data;
    return 0;
}

static inline void do_kvm_synchronize_tsc(void *arg)
{
    CPUState *cpu = arg;

    kvm_get_tsc(cpu);
}

void kvm_synchronize_all_tsc(void)
{
    CPUState *cpu;

    if (kvm_enabled()) {
        CPU_FOREACH(cpu) {
            run_on_cpu(cpu, do_kvm_synchronize_tsc, cpu);
        }
    }
}

177 178 179 180 181 182
static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
{
    struct kvm_cpuid2 *cpuid;
    int r, size;

    size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
183
    cpuid = g_malloc0(size);
184 185
    cpuid->nent = max;
    r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
186 187 188
    if (r == 0 && cpuid->nent >= max) {
        r = -E2BIG;
    }
189 190
    if (r < 0) {
        if (r == -E2BIG) {
191
            g_free(cpuid);
192 193 194 195 196 197 198 199 200 201
            return NULL;
        } else {
            fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
                    strerror(-r));
            exit(1);
        }
    }
    return cpuid;
}

202 203 204 205 206 207 208
/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
 * for all entries.
 */
static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
{
    struct kvm_cpuid2 *cpuid;
    int max = 1;
209 210 211 212

    if (cpuid_cache != NULL) {
        return cpuid_cache;
    }
213 214 215
    while ((cpuid = try_get_cpuid(s, max)) == NULL) {
        max *= 2;
    }
216
    cpuid_cache = cpuid;
217 218 219
    return cpuid;
}

220
static const struct kvm_para_features {
221 222 223 224 225 226 227 228 229
    int cap;
    int feature;
} para_features[] = {
    { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
    { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
    { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
    { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
};

230
static int get_para_features(KVMState *s)
231 232 233
{
    int i, features = 0;

234
    for (i = 0; i < ARRAY_SIZE(para_features); i++) {
235
        if (kvm_check_extension(s, para_features[i].cap)) {
236 237 238 239 240 241 242 243
            features |= (1 << para_features[i].feature);
        }
    }

    return features;
}


244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
/* Returns the value for a specific register on the cpuid entry
 */
static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
{
    uint32_t ret = 0;
    switch (reg) {
    case R_EAX:
        ret = entry->eax;
        break;
    case R_EBX:
        ret = entry->ebx;
        break;
    case R_ECX:
        ret = entry->ecx;
        break;
    case R_EDX:
        ret = entry->edx;
        break;
    }
    return ret;
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
/* Find matching entry for function/index on kvm_cpuid2 struct
 */
static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
                                                 uint32_t function,
                                                 uint32_t index)
{
    int i;
    for (i = 0; i < cpuid->nent; ++i) {
        if (cpuid->entries[i].function == function &&
            cpuid->entries[i].index == index) {
            return &cpuid->entries[i];
        }
    }
    /* not found: */
    return NULL;
}

283
uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
284
                                      uint32_t index, int reg)
285 286 287 288
{
    struct kvm_cpuid2 *cpuid;
    uint32_t ret = 0;
    uint32_t cpuid_1_edx;
289
    bool found = false;
290

291
    cpuid = get_supported_cpuid(s);
292

293 294 295 296
    struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
    if (entry) {
        found = true;
        ret = cpuid_entry_get_reg(entry, reg);
297 298
    }

299 300
    /* Fixups for the data returned by KVM, below */

301 302 303
    if (function == 1 && reg == R_EDX) {
        /* KVM before 2.6.30 misreports the following features */
        ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
304 305 306 307 308
    } else if (function == 1 && reg == R_ECX) {
        /* We can set the hypervisor flag, even if KVM does not return it on
         * GET_SUPPORTED_CPUID
         */
        ret |= CPUID_EXT_HYPERVISOR;
309 310 311 312 313 314 315 316
        /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
         * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
         * and the irqchip is in the kernel.
         */
        if (kvm_irqchip_in_kernel() &&
                kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
            ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
        }
317 318 319 320 321 322

        /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
         * without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~CPUID_EXT_X2APIC;
323
        }
J
Jan Kiszka 已提交
324 325
    } else if (function == 6 && reg == R_EAX) {
        ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */
326 327 328 329 330 331
    } else if (function == 0x80000001 && reg == R_EDX) {
        /* On Intel, kvm returns cpuid according to the Intel spec,
         * so add missing bits according to the AMD spec:
         */
        cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
        ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
332 333
    }

334
    /* fallback for older kernels */
335
    if ((function == KVM_CPUID_FEATURES) && !found) {
336
        ret = get_para_features(s);
337
    }
338 339

    return ret;
G
Gleb Natapov 已提交
340 341
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
typedef struct HWPoisonPage {
    ram_addr_t ram_addr;
    QLIST_ENTRY(HWPoisonPage) list;
} HWPoisonPage;

static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
    QLIST_HEAD_INITIALIZER(hwpoison_page_list);

static void kvm_unpoison_all(void *param)
{
    HWPoisonPage *page, *next_page;

    QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
        QLIST_REMOVE(page, list);
        qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
357
        g_free(page);
358 359 360 361 362 363 364 365 366 367 368 369
    }
}

static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
{
    HWPoisonPage *page;

    QLIST_FOREACH(page, &hwpoison_page_list, list) {
        if (page->ram_addr == ram_addr) {
            return;
        }
    }
370
    page = g_new(HWPoisonPage, 1);
371 372 373 374
    page->ram_addr = ram_addr;
    QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
}

M
Marcelo Tosatti 已提交
375 376 377 378 379
static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
                                     int *max_banks)
{
    int r;

380
    r = kvm_check_extension(s, KVM_CAP_MCE);
M
Marcelo Tosatti 已提交
381 382 383 384 385 386 387
    if (r > 0) {
        *max_banks = r;
        return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
    }
    return -ENOSYS;
}

388
static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
M
Marcelo Tosatti 已提交
389
{
390
    CPUState *cs = CPU(cpu);
391
    CPUX86State *env = &cpu->env;
392 393 394
    uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
                      MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
    uint64_t mcg_status = MCG_STATUS_MCIP;
395
    int flags = 0;
M
Marcelo Tosatti 已提交
396

397 398 399 400 401 402
    if (code == BUS_MCEERR_AR) {
        status |= MCI_STATUS_AR | 0x134;
        mcg_status |= MCG_STATUS_EIPV;
    } else {
        status |= 0xc0;
        mcg_status |= MCG_STATUS_RIPV;
403
    }
404 405 406 407 408 409 410 411 412 413 414

    flags = cpu_x86_support_mca_broadcast(env) ? MCE_INJECT_BROADCAST : 0;
    /* We need to read back the value of MSR_EXT_MCG_CTL that was set by the
     * guest kernel back into env->mcg_ext_ctl.
     */
    cpu_synchronize_state(cs);
    if (env->mcg_ext_ctl & MCG_EXT_CTL_LMCE_EN) {
        mcg_status |= MCG_STATUS_LMCE;
        flags = 0;
    }

415
    cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
416
                       (MCM_ADDR_PHYS << 6) | 0xc, flags);
417 418 419 420 421 422 423 424
}

static void hardware_memory_error(void)
{
    fprintf(stderr, "Hardware memory error!\n");
    exit(1);
}

A
Andreas Färber 已提交
425
int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
426
{
A
Andreas Färber 已提交
427 428
    X86CPU *cpu = X86_CPU(c);
    CPUX86State *env = &cpu->env;
429
    ram_addr_t ram_addr;
A
Avi Kivity 已提交
430
    hwaddr paddr;
431 432

    if ((env->mcg_cap & MCG_SER_P) && addr
433
        && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) {
434 435
        ram_addr = qemu_ram_addr_from_host(addr);
        if (ram_addr == RAM_ADDR_INVALID ||
436
            !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
437 438 439 440 441 442 443 444 445
            fprintf(stderr, "Hardware memory error for memory used by "
                    "QEMU itself instead of guest system!\n");
            /* Hope we are lucky for AO MCE */
            if (code == BUS_MCEERR_AO) {
                return 0;
            } else {
                hardware_memory_error();
            }
        }
446
        kvm_hwpoison_page_add(ram_addr);
447
        kvm_mce_inject(cpu, paddr, code);
448
    } else {
449 450 451 452 453 454 455 456 457 458 459 460 461
        if (code == BUS_MCEERR_AO) {
            return 0;
        } else if (code == BUS_MCEERR_AR) {
            hardware_memory_error();
        } else {
            return 1;
        }
    }
    return 0;
}

int kvm_arch_on_sigbus(int code, void *addr)
{
462 463 464
    X86CPU *cpu = X86_CPU(first_cpu);

    if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) {
465
        ram_addr_t ram_addr;
A
Avi Kivity 已提交
466
        hwaddr paddr;
467 468

        /* Hope we are lucky for AO MCE */
469 470
        ram_addr = qemu_ram_addr_from_host(addr);
        if (ram_addr == RAM_ADDR_INVALID ||
471
            !kvm_physical_memory_addr_from_host(first_cpu->kvm_state,
472
                                                addr, &paddr)) {
473 474 475 476
            fprintf(stderr, "Hardware memory error for memory used by "
                    "QEMU itself instead of guest system!: %p\n", addr);
            return 0;
        }
477
        kvm_hwpoison_page_add(ram_addr);
478
        kvm_mce_inject(X86_CPU(first_cpu), paddr, code);
479
    } else {
480 481 482 483 484 485 486 487 488 489
        if (code == BUS_MCEERR_AO) {
            return 0;
        } else if (code == BUS_MCEERR_AR) {
            hardware_memory_error();
        } else {
            return 1;
        }
    }
    return 0;
}
M
Marcelo Tosatti 已提交
490

491
static int kvm_inject_mce_oldstyle(X86CPU *cpu)
492
{
493 494
    CPUX86State *env = &cpu->env;

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
    if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
        unsigned int bank, bank_num = env->mcg_cap & 0xff;
        struct kvm_x86_mce mce;

        env->exception_injected = -1;

        /*
         * There must be at least one bank in use if an MCE is pending.
         * Find it and use its values for the event injection.
         */
        for (bank = 0; bank < bank_num; bank++) {
            if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
                break;
            }
        }
        assert(bank < bank_num);

        mce.bank = bank;
        mce.status = env->mce_banks[bank * 4 + 1];
        mce.mcg_status = env->mcg_status;
        mce.addr = env->mce_banks[bank * 4 + 2];
        mce.misc = env->mce_banks[bank * 4 + 3];

518
        return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
519 520 521 522
    }
    return 0;
}

523
static void cpu_update_state(void *opaque, int running, RunState state)
524
{
525
    CPUX86State *env = opaque;
526 527 528 529 530 531

    if (running) {
        env->tsc_valid = false;
    }
}

532
unsigned long kvm_arch_vcpu_id(CPUState *cs)
533
{
534
    X86CPU *cpu = X86_CPU(cs);
535
    return cpu->apic_id;
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549
#ifndef KVM_CPUID_SIGNATURE_NEXT
#define KVM_CPUID_SIGNATURE_NEXT                0x40000100
#endif

static bool hyperv_hypercall_available(X86CPU *cpu)
{
    return cpu->hyperv_vapic ||
           (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
}

static bool hyperv_enabled(X86CPU *cpu)
{
550 551 552
    CPUState *cs = CPU(cpu);
    return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
           (hyperv_hypercall_available(cpu) ||
553
            cpu->hyperv_time  ||
554
            cpu->hyperv_relaxed_timing ||
555
            cpu->hyperv_crash ||
556
            cpu->hyperv_reset ||
557
            cpu->hyperv_vpindex ||
558
            cpu->hyperv_runtime ||
559 560
            cpu->hyperv_synic ||
            cpu->hyperv_stimer);
561 562
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
static int kvm_arch_set_tsc_khz(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    int r;

    if (!env->tsc_khz) {
        return 0;
    }

    r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL) ?
        kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz) :
        -ENOTSUP;
    if (r < 0) {
        /* When KVM_SET_TSC_KHZ fails, it's an error only if the current
         * TSC frequency doesn't match the one we want.
         */
        int cur_freq = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
                       kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
                       -ENOTSUP;
        if (cur_freq <= 0 || cur_freq != env->tsc_khz) {
            error_report("warning: TSC frequency mismatch between "
585 586 587
                         "VM (%" PRId64 " kHz) and host (%d kHz), "
                         "and TSC scaling unavailable",
                         env->tsc_khz, cur_freq);
588 589 590 591 592 593 594
            return r;
        }
    }

    return 0;
}

595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
static int hyperv_handle_properties(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    if (cpu->hyperv_relaxed_timing) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
    }
    if (cpu->hyperv_vapic) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_APIC_ACCESS_AVAILABLE;
        has_msr_hv_vapic = true;
    }
    if (cpu->hyperv_time &&
            kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) > 0) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_HYPERCALL_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE;
        env->features[FEAT_HYPERV_EAX] |= 0x200;
        has_msr_hv_tsc = true;
    }
    if (cpu->hyperv_crash && has_msr_hv_crash) {
        env->features[FEAT_HYPERV_EDX] |= HV_X64_GUEST_CRASH_MSR_AVAILABLE;
    }
    env->features[FEAT_HYPERV_EDX] |= HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE;
    if (cpu->hyperv_reset && has_msr_hv_reset) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_RESET_AVAILABLE;
    }
    if (cpu->hyperv_vpindex && has_msr_hv_vpindex) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_VP_INDEX_AVAILABLE;
    }
    if (cpu->hyperv_runtime && has_msr_hv_runtime) {
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_VP_RUNTIME_AVAILABLE;
    }
    if (cpu->hyperv_synic) {
        int sint;

        if (!has_msr_hv_synic ||
            kvm_vcpu_enable_cap(cs, KVM_CAP_HYPERV_SYNIC, 0)) {
            fprintf(stderr, "Hyper-V SynIC is not supported by kernel\n");
            return -ENOSYS;
        }

        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_SYNIC_AVAILABLE;
        env->msr_hv_synic_version = HV_SYNIC_VERSION_1;
        for (sint = 0; sint < ARRAY_SIZE(env->msr_hv_synic_sint); sint++) {
            env->msr_hv_synic_sint[sint] = HV_SYNIC_SINT_MASKED;
        }
    }
    if (cpu->hyperv_stimer) {
        if (!has_msr_hv_stimer) {
            fprintf(stderr, "Hyper-V timers aren't supported by kernel\n");
            return -ENOSYS;
        }
        env->features[FEAT_HYPERV_EAX] |= HV_X64_MSR_SYNTIMER_AVAILABLE;
    }
    return 0;
}

653 654
static Error *invtsc_mig_blocker;

655
#define KVM_MAX_CPUID_ENTRIES  100
656

A
Andreas Färber 已提交
657
int kvm_arch_init_vcpu(CPUState *cs)
A
aliguori 已提交
658 659
{
    struct {
660
        struct kvm_cpuid2 cpuid;
661
        struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
662
    } QEMU_PACKED cpuid_data;
A
Andreas Färber 已提交
663 664
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
665
    uint32_t limit, i, j, cpuid_i;
666
    uint32_t unused;
G
Gleb Natapov 已提交
667 668
    struct kvm_cpuid_entry2 *c;
    uint32_t signature[3];
669
    int kvm_base = KVM_CPUID_SIGNATURE;
670
    int r;
A
aliguori 已提交
671

S
Stefan Weil 已提交
672 673
    memset(&cpuid_data, 0, sizeof(cpuid_data));

A
aliguori 已提交
674 675
    cpuid_i = 0;

G
Gleb Natapov 已提交
676
    /* Paravirtualization CPUIDs */
677 678 679
    if (hyperv_enabled(cpu)) {
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
680 681 682 683 684 685 686 687 688 689 690 691
        if (!cpu->hyperv_vendor_id) {
            memcpy(signature, "Microsoft Hv", 12);
        } else {
            size_t len = strlen(cpu->hyperv_vendor_id);

            if (len > 12) {
                error_report("hv-vendor-id truncated to 12 characters");
                len = 12;
            }
            memset(signature, 0, 12);
            memcpy(signature, cpu->hyperv_vendor_id, len);
        }
692
        c->eax = HYPERV_CPUID_MIN;
693 694 695
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
696

697 698
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_INTERFACE;
699 700
        memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
        c->eax = signature[0];
701 702 703
        c->ebx = 0;
        c->ecx = 0;
        c->edx = 0;
704 705 706 707 708 709 710 711

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VERSION;
        c->eax = 0x00001bbc;
        c->ebx = 0x00060001;

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_FEATURES;
712 713 714
        r = hyperv_handle_properties(cs);
        if (r) {
            return r;
715
        }
716 717 718
        c->eax = env->features[FEAT_HYPERV_EAX];
        c->ebx = env->features[FEAT_HYPERV_EBX];
        c->edx = env->features[FEAT_HYPERV_EDX];
719

720 721
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_ENLIGHTMENT_INFO;
722
        if (cpu->hyperv_relaxed_timing) {
723 724
            c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED;
        }
725
        if (has_msr_hv_vapic) {
726 727
            c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED;
        }
728
        c->ebx = cpu->hyperv_spinlock_attempts;
729 730 731 732 733 734

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_IMPLEMENT_LIMITS;
        c->eax = 0x40;
        c->ebx = 0x40;

735
        kvm_base = KVM_CPUID_SIGNATURE_NEXT;
736
        has_msr_hv_hypercall = true;
737 738
    }

739 740 741 742
    if (cpu->expose_kvm) {
        memcpy(signature, "KVMKVMKVM\0\0\0", 12);
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | kvm_base;
743
        c->eax = KVM_CPUID_FEATURES | kvm_base;
744 745 746
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
747

748 749 750
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_FEATURES | kvm_base;
        c->eax = env->features[FEAT_KVM];
751

752
        has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF);
G
Gleb Natapov 已提交
753

754
        has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI);
M
Michael S. Tsirkin 已提交
755

756 757
        has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME);
    }
758

759
    cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
760 761

    for (i = 0; i <= limit; i++) {
762 763 764 765
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported level value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
766
        c = &cpuid_data.entries[cpuid_i++];
767 768

        switch (i) {
769 770 771 772 773
        case 2: {
            /* Keep reading function 2 till all the input is received */
            int times;

            c->function = i;
774 775 776 777
            c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
                       KVM_CPUID_FLAG_STATE_READ_NEXT;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            times = c->eax & 0xff;
778 779

            for (j = 1; j < times; ++j) {
780 781 782 783 784
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
                    abort();
                }
785
                c = &cpuid_data.entries[cpuid_i++];
786
                c->function = i;
787 788
                c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
                cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
789 790 791
            }
            break;
        }
792 793 794 795
        case 4:
        case 0xb:
        case 0xd:
            for (j = 0; ; j++) {
796 797 798
                if (i == 0xd && j == 64) {
                    break;
                }
799 800 801
                c->function = i;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                c->index = j;
802
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
803

804
                if (i == 4 && c->eax == 0) {
805
                    break;
806 807
                }
                if (i == 0xb && !(c->ecx & 0xff00)) {
808
                    break;
809 810
                }
                if (i == 0xd && c->eax == 0) {
811
                    continue;
812
                }
813 814 815 816 817
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
                    abort();
                }
818
                c = &cpuid_data.entries[cpuid_i++];
819 820 821 822
            }
            break;
        default:
            c->function = i;
823 824
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
825 826
            break;
        }
A
aliguori 已提交
827
    }
P
Paolo Bonzini 已提交
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846

    if (limit >= 0x0a) {
        uint32_t ver;

        cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused);
        if ((ver & 0xff) > 0) {
            has_msr_architectural_pmu = true;
            num_architectural_pmu_counters = (ver & 0xff00) >> 8;

            /* Shouldn't be more than 32, since that's the number of bits
             * available in EBX to tell us _which_ counters are available.
             * Play it safe.
             */
            if (num_architectural_pmu_counters > MAX_GP_COUNTERS) {
                num_architectural_pmu_counters = MAX_GP_COUNTERS;
            }
        }
    }

847
    cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
848 849

    for (i = 0x80000000; i <= limit; i++) {
850 851 852 853
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
854
        c = &cpuid_data.entries[cpuid_i++];
A
aliguori 已提交
855 856

        c->function = i;
857 858
        c->flags = 0;
        cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
A
aliguori 已提交
859 860
    }

861 862 863 864 865
    /* Call Centaur's CPUID instructions they are supported. */
    if (env->cpuid_xlevel2 > 0) {
        cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);

        for (i = 0xC0000000; i <= limit; i++) {
866 867 868 869
            if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
                abort();
            }
870 871 872 873 874 875 876 877
            c = &cpuid_data.entries[cpuid_i++];

            c->function = i;
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
        }
    }

A
aliguori 已提交
878 879
    cpuid_data.cpuid.nent = cpuid_i;

M
Marcelo Tosatti 已提交
880
    if (((env->cpuid_version >> 8)&0xF) >= 6
881
        && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
882
           (CPUID_MCE | CPUID_MCA)
883
        && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
884
        uint64_t mcg_cap, unsupported_caps;
M
Marcelo Tosatti 已提交
885
        int banks;
J
Jan Kiszka 已提交
886
        int ret;
M
Marcelo Tosatti 已提交
887

888
        ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
889 890 891
        if (ret < 0) {
            fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
            return ret;
M
Marcelo Tosatti 已提交
892
        }
893

894
        if (banks < (env->mcg_cap & MCG_CAP_BANKS_MASK)) {
895
            error_report("kvm: Unsupported MCE bank count (QEMU = %d, KVM = %d)",
896
                         (int)(env->mcg_cap & MCG_CAP_BANKS_MASK), banks);
897
            return -ENOTSUP;
898
        }
899

900 901
        unsupported_caps = env->mcg_cap & ~(mcg_cap | MCG_CAP_BANKS_MASK);
        if (unsupported_caps) {
902 903 904 905
            if (unsupported_caps & MCG_LMCE_P) {
                error_report("kvm: LMCE not supported");
                return -ENOTSUP;
            }
906 907 908 909
            error_report("warning: Unsupported MCG_CAP bits: 0x%" PRIx64,
                         unsupported_caps);
        }

910 911
        env->mcg_cap &= mcg_cap | MCG_CAP_BANKS_MASK;
        ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &env->mcg_cap);
912 913 914 915
        if (ret < 0) {
            fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
            return ret;
        }
M
Marcelo Tosatti 已提交
916 917
    }

918 919
    qemu_add_vm_change_state_handler(cpu_update_state, env);

920 921 922 923 924 925
    c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
    if (c) {
        has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
                                  !!(c->ecx & CPUID_EXT_SMX);
    }

926 927 928 929
    if (env->mcg_cap & MCG_LMCE_P) {
        has_msr_mcg_ext_ctl = has_msr_feature_control = true;
    }

930 931 932 933 934 935 936 937 938 939 940
    c = cpuid_find_entry(&cpuid_data.cpuid, 0x80000007, 0);
    if (c && (c->edx & 1<<8) && invtsc_mig_blocker == NULL) {
        /* for migration */
        error_setg(&invtsc_mig_blocker,
                   "State blocked by non-migratable CPU device"
                   " (invtsc flag)");
        migrate_add_blocker(invtsc_mig_blocker);
        /* for savevm */
        vmstate_x86_cpu.unmigratable = 1;
    }

941
    cpuid_data.cpuid.padding = 0;
942
    r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
943 944 945
    if (r) {
        return r;
    }
946

947 948 949
    r = kvm_arch_set_tsc_khz(cs);
    if (r < 0) {
        return r;
950 951
    }

952 953 954 955 956 957 958 959 960 961 962 963 964 965
    /* vcpu's TSC frequency is either specified by user, or following
     * the value used by KVM if the former is not present. In the
     * latter case, we query it from KVM and record in env->tsc_khz,
     * so that vcpu's TSC frequency can be migrated later via this field.
     */
    if (!env->tsc_khz) {
        r = kvm_check_extension(cs->kvm_state, KVM_CAP_GET_TSC_KHZ) ?
            kvm_vcpu_ioctl(cs, KVM_GET_TSC_KHZ) :
            -ENOTSUP;
        if (r > 0) {
            env->tsc_khz = r;
        }
    }

966
    if (has_xsave) {
967 968
        env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
    }
969
    cpu->kvm_msr_buf = g_malloc0(MSR_BUF_SIZE);
970

971 972 973
    if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
        has_msr_mtrr = true;
    }
974 975 976
    if (!(env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_RDTSCP)) {
        has_msr_tsc_aux = false;
    }
977

978
    return 0;
A
aliguori 已提交
979 980
}

981
void kvm_arch_reset_vcpu(X86CPU *cpu)
J
Jan Kiszka 已提交
982
{
A
Andreas Färber 已提交
983
    CPUX86State *env = &cpu->env;
984

985
    env->exception_injected = -1;
986
    env->interrupt_injected = -1;
J
Jan Kiszka 已提交
987
    env->xcr0 = 1;
M
Marcelo Tosatti 已提交
988
    if (kvm_irqchip_in_kernel()) {
989
        env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
M
Marcelo Tosatti 已提交
990 991 992 993
                                          KVM_MP_STATE_UNINITIALIZED;
    } else {
        env->mp_state = KVM_MP_STATE_RUNNABLE;
    }
J
Jan Kiszka 已提交
994 995
}

996 997 998 999 1000 1001 1002 1003 1004 1005
void kvm_arch_do_init_vcpu(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;

    /* APs get directly into wait-for-SIPI state.  */
    if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
        env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
    }
}

1006
static int kvm_get_supported_msrs(KVMState *s)
A
aliguori 已提交
1007
{
M
Marcelo Tosatti 已提交
1008
    static int kvm_supported_msrs;
1009
    int ret = 0;
A
aliguori 已提交
1010 1011

    /* first time */
M
Marcelo Tosatti 已提交
1012
    if (kvm_supported_msrs == 0) {
A
aliguori 已提交
1013 1014
        struct kvm_msr_list msr_list, *kvm_msr_list;

M
Marcelo Tosatti 已提交
1015
        kvm_supported_msrs = -1;
A
aliguori 已提交
1016 1017 1018

        /* Obtain MSR list from KVM.  These are the MSRs that we must
         * save/restore */
A
aliguori 已提交
1019
        msr_list.nmsrs = 0;
1020
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
1021
        if (ret < 0 && ret != -E2BIG) {
1022
            return ret;
1023
        }
1024 1025
        /* Old kernel modules had a bug and could write beyond the provided
           memory. Allocate at least a safe amount of 1K. */
1026
        kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
1027 1028
                                              msr_list.nmsrs *
                                              sizeof(msr_list.indices[0])));
A
aliguori 已提交
1029

1030
        kvm_msr_list->nmsrs = msr_list.nmsrs;
1031
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
A
aliguori 已提交
1032 1033 1034 1035 1036
        if (ret >= 0) {
            int i;

            for (i = 0; i < kvm_msr_list->nmsrs; i++) {
                if (kvm_msr_list->indices[i] == MSR_STAR) {
1037
                    has_msr_star = true;
M
Marcelo Tosatti 已提交
1038 1039 1040
                    continue;
                }
                if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
1041
                    has_msr_hsave_pa = true;
M
Marcelo Tosatti 已提交
1042
                    continue;
A
aliguori 已提交
1043
                }
1044 1045 1046 1047
                if (kvm_msr_list->indices[i] == MSR_TSC_AUX) {
                    has_msr_tsc_aux = true;
                    continue;
                }
1048 1049 1050 1051
                if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) {
                    has_msr_tsc_adjust = true;
                    continue;
                }
1052 1053 1054 1055
                if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
                    has_msr_tsc_deadline = true;
                    continue;
                }
1056 1057 1058 1059
                if (kvm_msr_list->indices[i] == MSR_IA32_SMBASE) {
                    has_msr_smbase = true;
                    continue;
                }
A
Avi Kivity 已提交
1060 1061 1062 1063
                if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) {
                    has_msr_misc_enable = true;
                    continue;
                }
L
Liu Jinsong 已提交
1064 1065 1066 1067
                if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) {
                    has_msr_bndcfgs = true;
                    continue;
                }
1068 1069 1070 1071
                if (kvm_msr_list->indices[i] == MSR_IA32_XSS) {
                    has_msr_xss = true;
                    continue;
                }
1072 1073 1074 1075
                if (kvm_msr_list->indices[i] == HV_X64_MSR_CRASH_CTL) {
                    has_msr_hv_crash = true;
                    continue;
                }
1076 1077 1078 1079
                if (kvm_msr_list->indices[i] == HV_X64_MSR_RESET) {
                    has_msr_hv_reset = true;
                    continue;
                }
1080 1081 1082 1083
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_INDEX) {
                    has_msr_hv_vpindex = true;
                    continue;
                }
1084 1085 1086 1087
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_RUNTIME) {
                    has_msr_hv_runtime = true;
                    continue;
                }
1088 1089 1090 1091
                if (kvm_msr_list->indices[i] == HV_X64_MSR_SCONTROL) {
                    has_msr_hv_synic = true;
                    continue;
                }
1092 1093 1094 1095
                if (kvm_msr_list->indices[i] == HV_X64_MSR_STIMER0_CONFIG) {
                    has_msr_hv_stimer = true;
                    continue;
                }
A
aliguori 已提交
1096 1097 1098
            }
        }

1099
        g_free(kvm_msr_list);
A
aliguori 已提交
1100 1101
    }

1102
    return ret;
A
aliguori 已提交
1103 1104
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
static Notifier smram_machine_done;
static KVMMemoryListener smram_listener;
static AddressSpace smram_address_space;
static MemoryRegion smram_as_root;
static MemoryRegion smram_as_mem;

static void register_smram_listener(Notifier *n, void *unused)
{
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    /* Outer container... */
    memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull);
    memory_region_set_enabled(&smram_as_root, true);

    /* ... with two regions inside: normal system memory with low
     * priority, and...
     */
    memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram",
                             get_system_memory(), 0, ~0ull);
    memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0);
    memory_region_set_enabled(&smram_as_mem, true);

    if (smram) {
        /* ... SMRAM with higher priority */
        memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10);
        memory_region_set_enabled(smram, true);
    }

    address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM");
    kvm_memory_listener_register(kvm_state, &smram_listener,
                                 &smram_address_space, 1);
}

1139
int kvm_arch_init(MachineState *ms, KVMState *s)
1140
{
1141
    uint64_t identity_base = 0xfffbc000;
J
Jan Kiszka 已提交
1142
    uint64_t shadow_mem;
1143
    int ret;
1144
    struct utsname utsname;
1145

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
#ifdef KVM_CAP_XSAVE
    has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE);
#endif

#ifdef KVM_CAP_XCRS
    has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS);
#endif

#ifdef KVM_CAP_PIT_STATE2
    has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2);
#endif

1158
    ret = kvm_get_supported_msrs(s);
1159 1160 1161
    if (ret < 0) {
        return ret;
    }
1162 1163 1164 1165

    uname(&utsname);
    lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;

J
Jes Sorensen 已提交
1166
    /*
1167 1168 1169 1170 1171 1172 1173 1174 1175
     * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
     * In order to use vm86 mode, an EPT identity map and a TSS  are needed.
     * Since these must be part of guest physical memory, we need to allocate
     * them, both by setting their start addresses in the kernel and by
     * creating a corresponding e820 entry. We need 4 pages before the BIOS.
     *
     * Older KVM versions may not support setting the identity map base. In
     * that case we need to stick with the default, i.e. a 256K maximum BIOS
     * size.
J
Jes Sorensen 已提交
1176
     */
1177 1178 1179 1180 1181 1182 1183 1184
    if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
        /* Allows up to 16M BIOSes. */
        identity_base = 0xfeffc000;

        ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
        if (ret < 0) {
            return ret;
        }
J
Jes Sorensen 已提交
1185
    }
1186

1187 1188
    /* Set TSS base one page after EPT identity map. */
    ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
1189 1190 1191 1192
    if (ret < 0) {
        return ret;
    }

1193 1194
    /* Tell fw_cfg to notify the BIOS to reserve the range. */
    ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
1195
    if (ret < 0) {
1196
        fprintf(stderr, "e820_add_entry() table is full\n");
1197 1198
        return ret;
    }
1199
    qemu_register_reset(kvm_unpoison_all, NULL);
1200

1201
    shadow_mem = machine_kvm_shadow_mem(ms);
1202 1203 1204 1205 1206
    if (shadow_mem != -1) {
        shadow_mem /= 4096;
        ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
        if (ret < 0) {
            return ret;
J
Jan Kiszka 已提交
1207 1208
        }
    }
1209 1210 1211 1212 1213

    if (kvm_check_extension(s, KVM_CAP_X86_SMM)) {
        smram_machine_done.notify = register_smram_listener;
        qemu_add_machine_init_done_notifier(&smram_machine_done);
    }
1214
    return 0;
A
aliguori 已提交
1215
}
1216

A
aliguori 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = 3;
    lhs->present = 1;
    lhs->dpl = 3;
    lhs->db = 0;
    lhs->s = 1;
    lhs->l = 0;
    lhs->g = 0;
    lhs->avl = 0;
    lhs->unusable = 0;
}

static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    unsigned flags = rhs->flags;
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
    lhs->present = (flags & DESC_P_MASK) != 0;
1241
    lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
A
aliguori 已提交
1242 1243 1244 1245 1246
    lhs->db = (flags >> DESC_B_SHIFT) & 1;
    lhs->s = (flags & DESC_S_MASK) != 0;
    lhs->l = (flags >> DESC_L_SHIFT) & 1;
    lhs->g = (flags & DESC_G_MASK) != 0;
    lhs->avl = (flags & DESC_AVL_MASK) != 0;
1247
    lhs->unusable = !lhs->present;
1248
    lhs->padding = 0;
A
aliguori 已提交
1249 1250 1251 1252 1253 1254 1255
}

static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
    if (rhs->unusable) {
        lhs->flags = 0;
    } else {
        lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
                     (rhs->present * DESC_P_MASK) |
                     (rhs->dpl << DESC_DPL_SHIFT) |
                     (rhs->db << DESC_B_SHIFT) |
                     (rhs->s * DESC_S_MASK) |
                     (rhs->l << DESC_L_SHIFT) |
                     (rhs->g * DESC_G_MASK) |
                     (rhs->avl * DESC_AVL_MASK);
    }
A
aliguori 已提交
1268 1269 1270 1271
}

static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
{
1272
    if (set) {
A
aliguori 已提交
1273
        *kvm_reg = *qemu_reg;
1274
    } else {
A
aliguori 已提交
1275
        *qemu_reg = *kvm_reg;
1276
    }
A
aliguori 已提交
1277 1278
}

1279
static int kvm_getput_regs(X86CPU *cpu, int set)
A
aliguori 已提交
1280
{
1281
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1282 1283 1284 1285
    struct kvm_regs regs;
    int ret = 0;

    if (!set) {
1286
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
1287
        if (ret < 0) {
A
aliguori 已提交
1288
            return ret;
1289
        }
A
aliguori 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
    }

    kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
    kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
    kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
    kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
    kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
    kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
    kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
    kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
#ifdef TARGET_X86_64
    kvm_getput_reg(&regs.r8, &env->regs[8], set);
    kvm_getput_reg(&regs.r9, &env->regs[9], set);
    kvm_getput_reg(&regs.r10, &env->regs[10], set);
    kvm_getput_reg(&regs.r11, &env->regs[11], set);
    kvm_getput_reg(&regs.r12, &env->regs[12], set);
    kvm_getput_reg(&regs.r13, &env->regs[13], set);
    kvm_getput_reg(&regs.r14, &env->regs[14], set);
    kvm_getput_reg(&regs.r15, &env->regs[15], set);
#endif

    kvm_getput_reg(&regs.rflags, &env->eflags, set);
    kvm_getput_reg(&regs.rip, &env->eip, set);

1314
    if (set) {
1315
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
1316
    }
A
aliguori 已提交
1317 1318 1319 1320

    return ret;
}

1321
static int kvm_put_fpu(X86CPU *cpu)
A
aliguori 已提交
1322
{
1323
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1324 1325 1326 1327 1328 1329 1330
    struct kvm_fpu fpu;
    int i;

    memset(&fpu, 0, sizeof fpu);
    fpu.fsw = env->fpus & ~(7 << 11);
    fpu.fsw |= (env->fpstt & 7) << 11;
    fpu.fcw = env->fpuc;
1331 1332 1333
    fpu.last_opcode = env->fpop;
    fpu.last_ip = env->fpip;
    fpu.last_dp = env->fpdp;
1334 1335 1336
    for (i = 0; i < 8; ++i) {
        fpu.ftwx |= (!env->fptags[i]) << i;
    }
A
aliguori 已提交
1337
    memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
1338
    for (i = 0; i < CPU_NB_REGS; i++) {
1339 1340
        stq_p(&fpu.xmm[i][0], env->xmm_regs[i].ZMM_Q(0));
        stq_p(&fpu.xmm[i][8], env->xmm_regs[i].ZMM_Q(1));
1341
    }
A
aliguori 已提交
1342 1343
    fpu.mxcsr = env->mxcsr;

1344
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
A
aliguori 已提交
1345 1346
}

1347 1348
#define XSAVE_FCW_FSW     0
#define XSAVE_FTW_FOP     1
1349 1350 1351 1352 1353 1354 1355
#define XSAVE_CWD_RIP     2
#define XSAVE_CWD_RDP     4
#define XSAVE_MXCSR       6
#define XSAVE_ST_SPACE    8
#define XSAVE_XMM_SPACE   40
#define XSAVE_XSTATE_BV   128
#define XSAVE_YMMH_SPACE  144
L
Liu Jinsong 已提交
1356 1357
#define XSAVE_BNDREGS     240
#define XSAVE_BNDCSR      256
C
Chao Peng 已提交
1358 1359 1360
#define XSAVE_OPMASK      272
#define XSAVE_ZMM_Hi256   288
#define XSAVE_Hi16_ZMM    416
1361
#define XSAVE_PKRU        672
1362

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
#define XSAVE_BYTE_OFFSET(word_offset) \
    ((word_offset) * sizeof(((struct kvm_xsave *)0)->region[0]))

#define ASSERT_OFFSET(word_offset, field) \
    QEMU_BUILD_BUG_ON(XSAVE_BYTE_OFFSET(word_offset) != \
                      offsetof(X86XSaveArea, field))

ASSERT_OFFSET(XSAVE_FCW_FSW, legacy.fcw);
ASSERT_OFFSET(XSAVE_FTW_FOP, legacy.ftw);
ASSERT_OFFSET(XSAVE_CWD_RIP, legacy.fpip);
ASSERT_OFFSET(XSAVE_CWD_RDP, legacy.fpdp);
ASSERT_OFFSET(XSAVE_MXCSR, legacy.mxcsr);
ASSERT_OFFSET(XSAVE_ST_SPACE, legacy.fpregs);
ASSERT_OFFSET(XSAVE_XMM_SPACE, legacy.xmm_regs);
ASSERT_OFFSET(XSAVE_XSTATE_BV, header.xstate_bv);
ASSERT_OFFSET(XSAVE_YMMH_SPACE, avx_state);
ASSERT_OFFSET(XSAVE_BNDREGS, bndreg_state);
ASSERT_OFFSET(XSAVE_BNDCSR, bndcsr_state);
ASSERT_OFFSET(XSAVE_OPMASK, opmask_state);
ASSERT_OFFSET(XSAVE_ZMM_Hi256, zmm_hi256_state);
ASSERT_OFFSET(XSAVE_Hi16_ZMM, hi16_zmm_state);
ASSERT_OFFSET(XSAVE_PKRU, pkru_state);

1386
static int kvm_put_xsave(X86CPU *cpu)
1387
{
1388
    CPUX86State *env = &cpu->env;
1389
    X86XSaveArea *xsave = env->kvm_xsave_buf;
1390
    uint16_t cwd, swd, twd;
1391
    int i;
1392

1393
    if (!has_xsave) {
1394
        return kvm_put_fpu(cpu);
1395
    }
1396 1397

    memset(xsave, 0, sizeof(struct kvm_xsave));
B
Blue Swirl 已提交
1398
    twd = 0;
1399 1400 1401
    swd = env->fpus & ~(7 << 11);
    swd |= (env->fpstt & 7) << 11;
    cwd = env->fpuc;
1402
    for (i = 0; i < 8; ++i) {
1403
        twd |= (!env->fptags[i]) << i;
1404
    }
1405 1406 1407 1408 1409 1410 1411
    xsave->legacy.fcw = cwd;
    xsave->legacy.fsw = swd;
    xsave->legacy.ftw = twd;
    xsave->legacy.fpop = env->fpop;
    xsave->legacy.fpip = env->fpip;
    xsave->legacy.fpdp = env->fpdp;
    memcpy(&xsave->legacy.fpregs, env->fpregs,
1412
            sizeof env->fpregs);
1413 1414 1415
    xsave->legacy.mxcsr = env->mxcsr;
    xsave->header.xstate_bv = env->xstate_bv;
    memcpy(&xsave->bndreg_state.bnd_regs, env->bnd_regs,
L
Liu Jinsong 已提交
1416
            sizeof env->bnd_regs);
1417 1418
    xsave->bndcsr_state.bndcsr = env->bndcs_regs;
    memcpy(&xsave->opmask_state.opmask_regs, env->opmask_regs,
C
Chao Peng 已提交
1419
            sizeof env->opmask_regs);
1420

1421 1422 1423 1424
    for (i = 0; i < CPU_NB_REGS; i++) {
        uint8_t *xmm = xsave->legacy.xmm_regs[i];
        uint8_t *ymmh = xsave->avx_state.ymmh[i];
        uint8_t *zmmh = xsave->zmm_hi256_state.zmm_hi256[i];
1425 1426 1427 1428 1429 1430 1431 1432
        stq_p(xmm,     env->xmm_regs[i].ZMM_Q(0));
        stq_p(xmm+8,   env->xmm_regs[i].ZMM_Q(1));
        stq_p(ymmh,    env->xmm_regs[i].ZMM_Q(2));
        stq_p(ymmh+8,  env->xmm_regs[i].ZMM_Q(3));
        stq_p(zmmh,    env->xmm_regs[i].ZMM_Q(4));
        stq_p(zmmh+8,  env->xmm_regs[i].ZMM_Q(5));
        stq_p(zmmh+16, env->xmm_regs[i].ZMM_Q(6));
        stq_p(zmmh+24, env->xmm_regs[i].ZMM_Q(7));
1433 1434
    }

C
Chao Peng 已提交
1435
#ifdef TARGET_X86_64
1436
    memcpy(&xsave->hi16_zmm_state.hi16_zmm, &env->xmm_regs[16],
1437
            16 * sizeof env->xmm_regs[16]);
1438
    memcpy(&xsave->pkru_state, &env->pkru, sizeof env->pkru);
C
Chao Peng 已提交
1439
#endif
1440
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
1441 1442
}

1443
static int kvm_put_xcrs(X86CPU *cpu)
1444
{
1445
    CPUX86State *env = &cpu->env;
1446
    struct kvm_xcrs xcrs = {};
1447

1448
    if (!has_xcrs) {
1449
        return 0;
1450
    }
1451 1452 1453 1454 1455

    xcrs.nr_xcrs = 1;
    xcrs.flags = 0;
    xcrs.xcrs[0].xcr = 0;
    xcrs.xcrs[0].value = env->xcr0;
1456
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
1457 1458
}

1459
static int kvm_put_sregs(X86CPU *cpu)
A
aliguori 已提交
1460
{
1461
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1462 1463
    struct kvm_sregs sregs;

1464 1465 1466 1467 1468
    memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
    if (env->interrupt_injected >= 0) {
        sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
                (uint64_t)1 << (env->interrupt_injected % 64);
    }
A
aliguori 已提交
1469 1470

    if ((env->eflags & VM_MASK)) {
1471 1472 1473 1474 1475 1476
        set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
        set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
        set_v8086_seg(&sregs.es, &env->segs[R_ES]);
        set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
        set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
        set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1477
    } else {
1478 1479 1480 1481 1482 1483
        set_seg(&sregs.cs, &env->segs[R_CS]);
        set_seg(&sregs.ds, &env->segs[R_DS]);
        set_seg(&sregs.es, &env->segs[R_ES]);
        set_seg(&sregs.fs, &env->segs[R_FS]);
        set_seg(&sregs.gs, &env->segs[R_GS]);
        set_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1484 1485 1486 1487 1488 1489 1490
    }

    set_seg(&sregs.tr, &env->tr);
    set_seg(&sregs.ldt, &env->ldt);

    sregs.idt.limit = env->idt.limit;
    sregs.idt.base = env->idt.base;
1491
    memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
A
aliguori 已提交
1492 1493
    sregs.gdt.limit = env->gdt.limit;
    sregs.gdt.base = env->gdt.base;
1494
    memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
A
aliguori 已提交
1495 1496 1497 1498 1499 1500

    sregs.cr0 = env->cr[0];
    sregs.cr2 = env->cr[2];
    sregs.cr3 = env->cr[3];
    sregs.cr4 = env->cr[4];

1501 1502
    sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
    sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
A
aliguori 已提交
1503 1504 1505

    sregs.efer = env->efer;

1506
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
A
aliguori 已提交
1507 1508
}

1509 1510 1511 1512 1513
static void kvm_msr_buf_reset(X86CPU *cpu)
{
    memset(cpu->kvm_msr_buf, 0, MSR_BUF_SIZE);
}

1514 1515 1516 1517 1518 1519 1520 1521
static void kvm_msr_entry_add(X86CPU *cpu, uint32_t index, uint64_t value)
{
    struct kvm_msrs *msrs = cpu->kvm_msr_buf;
    void *limit = ((void *)msrs) + MSR_BUF_SIZE;
    struct kvm_msr_entry *entry = &msrs->entries[msrs->nmsrs];

    assert((void *)(entry + 1) <= limit);

1522 1523 1524
    entry->index = index;
    entry->reserved = 0;
    entry->data = value;
1525 1526 1527
    msrs->nmsrs++;
}

1528 1529 1530
static int kvm_put_tscdeadline_msr(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
1531
    int ret;
1532 1533 1534 1535 1536

    if (!has_msr_tsc_deadline) {
        return 0;
    }

1537 1538
    kvm_msr_buf_reset(cpu);
    kvm_msr_entry_add(cpu, MSR_IA32_TSCDEADLINE, env->tsc_deadline);
1539

1540
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
1541 1542 1543 1544 1545 1546
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1547 1548
}

1549 1550 1551 1552 1553 1554 1555 1556
/*
 * Provide a separate write service for the feature control MSR in order to
 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
 * before writing any other state because forcibly leaving nested mode
 * invalidates the VCPU state.
 */
static int kvm_put_msr_feature_control(X86CPU *cpu)
{
1557 1558 1559 1560 1561
    int ret;

    if (!has_msr_feature_control) {
        return 0;
    }
1562

1563 1564
    kvm_msr_buf_reset(cpu);
    kvm_msr_entry_add(cpu, MSR_IA32_FEATURE_CONTROL,
1565
                      cpu->env.msr_ia32_feature_control);
1566

1567
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
1568 1569 1570 1571 1572 1573
    if (ret < 0) {
        return ret;
    }

    assert(ret == 1);
    return 0;
1574 1575
}

1576
static int kvm_put_msrs(X86CPU *cpu, int level)
A
aliguori 已提交
1577
{
1578
    CPUX86State *env = &cpu->env;
1579
    int i;
1580
    int ret;
A
aliguori 已提交
1581

1582 1583
    kvm_msr_buf_reset(cpu);

1584 1585 1586 1587
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, env->sysenter_cs);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
    kvm_msr_entry_add(cpu, MSR_PAT, env->pat);
1588
    if (has_msr_star) {
1589
        kvm_msr_entry_add(cpu, MSR_STAR, env->star);
1590
    }
1591
    if (has_msr_hsave_pa) {
1592
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, env->vm_hsave);
1593
    }
1594
    if (has_msr_tsc_aux) {
1595
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, env->tsc_aux);
1596
    }
1597
    if (has_msr_tsc_adjust) {
1598
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, env->tsc_adjust);
1599
    }
A
Avi Kivity 已提交
1600
    if (has_msr_misc_enable) {
1601
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE,
A
Avi Kivity 已提交
1602 1603
                          env->msr_ia32_misc_enable);
    }
1604
    if (has_msr_smbase) {
1605
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, env->smbase);
1606
    }
1607
    if (has_msr_bndcfgs) {
1608
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, env->msr_bndcfgs);
1609
    }
1610
    if (has_msr_xss) {
1611
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, env->xss);
1612
    }
A
aliguori 已提交
1613
#ifdef TARGET_X86_64
1614
    if (lm_capable_kernel) {
1615 1616 1617 1618
        kvm_msr_entry_add(cpu, MSR_CSTAR, env->cstar);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, env->kernelgsbase);
        kvm_msr_entry_add(cpu, MSR_FMASK, env->fmask);
        kvm_msr_entry_add(cpu, MSR_LSTAR, env->lstar);
1619
    }
A
aliguori 已提交
1620
#endif
J
Jan Kiszka 已提交
1621
    /*
P
Paolo Bonzini 已提交
1622 1623
     * The following MSRs have side effects on the guest or are too heavy
     * for normal writeback. Limit them to reset or full state updates.
J
Jan Kiszka 已提交
1624 1625
     */
    if (level >= KVM_PUT_RESET_STATE) {
1626 1627 1628
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, env->tsc);
        kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, env->system_time_msr);
        kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
1629
        if (has_msr_async_pf_en) {
1630
            kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, env->async_pf_en_msr);
1631
        }
M
Michael S. Tsirkin 已提交
1632
        if (has_msr_pv_eoi_en) {
1633
            kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, env->pv_eoi_en_msr);
M
Michael S. Tsirkin 已提交
1634
        }
1635
        if (has_msr_kvm_steal_time) {
1636
            kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, env->steal_time_msr);
1637
        }
P
Paolo Bonzini 已提交
1638 1639
        if (has_msr_architectural_pmu) {
            /* Stop the counter.  */
1640 1641
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
P
Paolo Bonzini 已提交
1642 1643 1644

            /* Set the counter values.  */
            for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1645
                kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i,
P
Paolo Bonzini 已提交
1646 1647 1648
                                  env->msr_fixed_counters[i]);
            }
            for (i = 0; i < num_architectural_pmu_counters; i++) {
1649
                kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i,
P
Paolo Bonzini 已提交
1650
                                  env->msr_gp_counters[i]);
1651
                kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i,
P
Paolo Bonzini 已提交
1652 1653
                                  env->msr_gp_evtsel[i]);
            }
1654
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS,
P
Paolo Bonzini 已提交
1655
                              env->msr_global_status);
1656
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
P
Paolo Bonzini 已提交
1657 1658 1659
                              env->msr_global_ovf_ctrl);

            /* Now start the PMU.  */
1660
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL,
P
Paolo Bonzini 已提交
1661
                              env->msr_fixed_ctr_ctrl);
1662
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL,
P
Paolo Bonzini 已提交
1663 1664
                              env->msr_global_ctrl);
        }
1665
        if (has_msr_hv_hypercall) {
1666
            kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID,
1667
                              env->msr_hv_guest_os_id);
1668
            kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL,
1669
                              env->msr_hv_hypercall);
1670
        }
1671
        if (has_msr_hv_vapic) {
1672
            kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE,
1673
                              env->msr_hv_vapic);
1674
        }
1675
        if (has_msr_hv_tsc) {
1676
            kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC, env->msr_hv_tsc);
1677
        }
1678 1679 1680 1681
        if (has_msr_hv_crash) {
            int j;

            for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++)
1682
                kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j,
1683 1684
                                  env->msr_hv_crash_params[j]);

1685
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_CTL,
1686 1687
                              HV_X64_MSR_CRASH_CTL_NOTIFY);
        }
1688
        if (has_msr_hv_runtime) {
1689
            kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, env->msr_hv_runtime);
1690
        }
1691 1692 1693
        if (cpu->hyperv_synic) {
            int j;

1694
            kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL,
1695
                              env->msr_hv_synic_control);
1696
            kvm_msr_entry_add(cpu, HV_X64_MSR_SVERSION,
1697
                              env->msr_hv_synic_version);
1698
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP,
1699
                              env->msr_hv_synic_evt_page);
1700
            kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP,
1701 1702 1703
                              env->msr_hv_synic_msg_page);

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_synic_sint); j++) {
1704
                kvm_msr_entry_add(cpu, HV_X64_MSR_SINT0 + j,
1705 1706 1707
                                  env->msr_hv_synic_sint[j]);
            }
        }
1708 1709 1710 1711
        if (has_msr_hv_stimer) {
            int j;

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_config); j++) {
1712
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_CONFIG + j * 2,
1713 1714 1715 1716
                                env->msr_hv_stimer_config[j]);
            }

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_count); j++) {
1717
                kvm_msr_entry_add(cpu, HV_X64_MSR_STIMER0_COUNT + j * 2,
1718 1719 1720
                                env->msr_hv_stimer_count[j]);
            }
        }
1721
        if (has_msr_mtrr) {
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
            kvm_msr_entry_add(cpu, MSR_MTRRdefType, env->mtrr_deftype);
            kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, env->mtrr_fixed[0]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, env->mtrr_fixed[1]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]);
            kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]);
1734
            for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
1735 1736 1737 1738
                kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i),
                                  env->mtrr_var[i].base);
                kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i),
                                  env->mtrr_var[i].mask);
1739 1740
            }
        }
1741 1742 1743

        /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
         *       kvm_put_msr_feature_control. */
1744
    }
1745
    if (env->mcg_cap) {
H
Hidetoshi Seto 已提交
1746
        int i;
1747

1748 1749
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, env->mcg_status);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, env->mcg_ctl);
1750 1751 1752
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, env->mcg_ext_ctl);
        }
1753
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1754
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, env->mce_banks[i]);
1755 1756
        }
    }
1757

1758
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
1759 1760 1761
    if (ret < 0) {
        return ret;
    }
A
aliguori 已提交
1762

1763
    assert(ret == cpu->kvm_msr_buf->nmsrs);
1764
    return 0;
A
aliguori 已提交
1765 1766 1767
}


1768
static int kvm_get_fpu(X86CPU *cpu)
A
aliguori 已提交
1769
{
1770
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1771 1772 1773
    struct kvm_fpu fpu;
    int i, ret;

1774
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
1775
    if (ret < 0) {
A
aliguori 已提交
1776
        return ret;
1777
    }
A
aliguori 已提交
1778 1779 1780 1781

    env->fpstt = (fpu.fsw >> 11) & 7;
    env->fpus = fpu.fsw;
    env->fpuc = fpu.fcw;
1782 1783 1784
    env->fpop = fpu.last_opcode;
    env->fpip = fpu.last_ip;
    env->fpdp = fpu.last_dp;
1785 1786 1787
    for (i = 0; i < 8; ++i) {
        env->fptags[i] = !((fpu.ftwx >> i) & 1);
    }
A
aliguori 已提交
1788
    memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
1789
    for (i = 0; i < CPU_NB_REGS; i++) {
1790 1791
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(&fpu.xmm[i][0]);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(&fpu.xmm[i][8]);
1792
    }
A
aliguori 已提交
1793 1794 1795 1796 1797
    env->mxcsr = fpu.mxcsr;

    return 0;
}

1798
static int kvm_get_xsave(X86CPU *cpu)
1799
{
1800
    CPUX86State *env = &cpu->env;
1801
    X86XSaveArea *xsave = env->kvm_xsave_buf;
1802
    int ret, i;
1803
    uint16_t cwd, swd, twd;
1804

1805
    if (!has_xsave) {
1806
        return kvm_get_fpu(cpu);
1807
    }
1808

1809
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
1810
    if (ret < 0) {
1811
        return ret;
1812
    }
1813

1814 1815 1816 1817
    cwd = xsave->legacy.fcw;
    swd = xsave->legacy.fsw;
    twd = xsave->legacy.ftw;
    env->fpop = xsave->legacy.fpop;
1818 1819 1820
    env->fpstt = (swd >> 11) & 7;
    env->fpus = swd;
    env->fpuc = cwd;
1821
    for (i = 0; i < 8; ++i) {
1822
        env->fptags[i] = !((twd >> i) & 1);
1823
    }
1824 1825 1826 1827
    env->fpip = xsave->legacy.fpip;
    env->fpdp = xsave->legacy.fpdp;
    env->mxcsr = xsave->legacy.mxcsr;
    memcpy(env->fpregs, &xsave->legacy.fpregs,
1828
            sizeof env->fpregs);
1829 1830
    env->xstate_bv = xsave->header.xstate_bv;
    memcpy(env->bnd_regs, &xsave->bndreg_state.bnd_regs,
L
Liu Jinsong 已提交
1831
            sizeof env->bnd_regs);
1832 1833
    env->bndcs_regs = xsave->bndcsr_state.bndcsr;
    memcpy(env->opmask_regs, &xsave->opmask_state.opmask_regs,
C
Chao Peng 已提交
1834
            sizeof env->opmask_regs);
1835

1836 1837 1838 1839
    for (i = 0; i < CPU_NB_REGS; i++) {
        uint8_t *xmm = xsave->legacy.xmm_regs[i];
        uint8_t *ymmh = xsave->avx_state.ymmh[i];
        uint8_t *zmmh = xsave->zmm_hi256_state.zmm_hi256[i];
1840 1841 1842 1843 1844 1845 1846 1847
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(xmm);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(xmm+8);
        env->xmm_regs[i].ZMM_Q(2) = ldq_p(ymmh);
        env->xmm_regs[i].ZMM_Q(3) = ldq_p(ymmh+8);
        env->xmm_regs[i].ZMM_Q(4) = ldq_p(zmmh);
        env->xmm_regs[i].ZMM_Q(5) = ldq_p(zmmh+8);
        env->xmm_regs[i].ZMM_Q(6) = ldq_p(zmmh+16);
        env->xmm_regs[i].ZMM_Q(7) = ldq_p(zmmh+24);
1848 1849
    }

C
Chao Peng 已提交
1850
#ifdef TARGET_X86_64
1851
    memcpy(&env->xmm_regs[16], &xsave->hi16_zmm_state.hi16_zmm,
1852
           16 * sizeof env->xmm_regs[16]);
1853
    memcpy(&env->pkru, &xsave->pkru_state, sizeof env->pkru);
C
Chao Peng 已提交
1854
#endif
1855 1856 1857
    return 0;
}

1858
static int kvm_get_xcrs(X86CPU *cpu)
1859
{
1860
    CPUX86State *env = &cpu->env;
1861 1862 1863
    int i, ret;
    struct kvm_xcrs xcrs;

1864
    if (!has_xcrs) {
1865
        return 0;
1866
    }
1867

1868
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
1869
    if (ret < 0) {
1870
        return ret;
1871
    }
1872

1873
    for (i = 0; i < xcrs.nr_xcrs; i++) {
1874
        /* Only support xcr0 now */
P
Paolo Bonzini 已提交
1875 1876
        if (xcrs.xcrs[i].xcr == 0) {
            env->xcr0 = xcrs.xcrs[i].value;
1877 1878
            break;
        }
1879
    }
1880 1881 1882
    return 0;
}

1883
static int kvm_get_sregs(X86CPU *cpu)
A
aliguori 已提交
1884
{
1885
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1886 1887
    struct kvm_sregs sregs;
    uint32_t hflags;
1888
    int bit, i, ret;
A
aliguori 已提交
1889

1890
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
1891
    if (ret < 0) {
A
aliguori 已提交
1892
        return ret;
1893
    }
A
aliguori 已提交
1894

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
    /* There can only be one pending IRQ set in the bitmap at a time, so try
       to find it and save its number instead (-1 for none). */
    env->interrupt_injected = -1;
    for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
        if (sregs.interrupt_bitmap[i]) {
            bit = ctz64(sregs.interrupt_bitmap[i]);
            env->interrupt_injected = i * 64 + bit;
            break;
        }
    }
A
aliguori 已提交
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926

    get_seg(&env->segs[R_CS], &sregs.cs);
    get_seg(&env->segs[R_DS], &sregs.ds);
    get_seg(&env->segs[R_ES], &sregs.es);
    get_seg(&env->segs[R_FS], &sregs.fs);
    get_seg(&env->segs[R_GS], &sregs.gs);
    get_seg(&env->segs[R_SS], &sregs.ss);

    get_seg(&env->tr, &sregs.tr);
    get_seg(&env->ldt, &sregs.ldt);

    env->idt.limit = sregs.idt.limit;
    env->idt.base = sregs.idt.base;
    env->gdt.limit = sregs.gdt.limit;
    env->gdt.base = sregs.gdt.base;

    env->cr[0] = sregs.cr0;
    env->cr[2] = sregs.cr2;
    env->cr[3] = sregs.cr3;
    env->cr[4] = sregs.cr4;

    env->efer = sregs.efer;
1927 1928

    /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
A
aliguori 已提交
1929

1930 1931 1932 1933 1934
#define HFLAG_COPY_MASK \
    ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
       HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
       HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
       HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
A
aliguori 已提交
1935

1936 1937
    hflags = env->hflags & HFLAG_COPY_MASK;
    hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
A
aliguori 已提交
1938 1939
    hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
    hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
1940
                (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
A
aliguori 已提交
1941
    hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
1942 1943 1944 1945

    if (env->cr[4] & CR4_OSFXSR_MASK) {
        hflags |= HF_OSFXSR_MASK;
    }
A
aliguori 已提交
1946 1947 1948 1949 1950 1951 1952 1953 1954

    if (env->efer & MSR_EFER_LMA) {
        hflags |= HF_LMA_MASK;
    }

    if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
        hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
    } else {
        hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
1955
                    (DESC_B_SHIFT - HF_CS32_SHIFT);
A
aliguori 已提交
1956
        hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
1957 1958 1959 1960 1961 1962 1963 1964
                    (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
            !(hflags & HF_CS32_MASK)) {
            hflags |= HF_ADDSEG_MASK;
        } else {
            hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
                        env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
        }
A
aliguori 已提交
1965
    }
1966
    env->hflags = hflags;
A
aliguori 已提交
1967 1968 1969 1970

    return 0;
}

1971
static int kvm_get_msrs(X86CPU *cpu)
A
aliguori 已提交
1972
{
1973
    CPUX86State *env = &cpu->env;
1974
    struct kvm_msr_entry *msrs = cpu->kvm_msr_buf->entries;
1975
    int ret, i;
A
aliguori 已提交
1976

1977 1978
    kvm_msr_buf_reset(cpu);

1979 1980 1981 1982
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_CS, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_ESP, 0);
    kvm_msr_entry_add(cpu, MSR_IA32_SYSENTER_EIP, 0);
    kvm_msr_entry_add(cpu, MSR_PAT, 0);
1983
    if (has_msr_star) {
1984
        kvm_msr_entry_add(cpu, MSR_STAR, 0);
1985
    }
1986
    if (has_msr_hsave_pa) {
1987
        kvm_msr_entry_add(cpu, MSR_VM_HSAVE_PA, 0);
1988
    }
1989
    if (has_msr_tsc_aux) {
1990
        kvm_msr_entry_add(cpu, MSR_TSC_AUX, 0);
1991
    }
1992
    if (has_msr_tsc_adjust) {
1993
        kvm_msr_entry_add(cpu, MSR_TSC_ADJUST, 0);
1994
    }
1995
    if (has_msr_tsc_deadline) {
1996
        kvm_msr_entry_add(cpu, MSR_IA32_TSCDEADLINE, 0);
1997
    }
A
Avi Kivity 已提交
1998
    if (has_msr_misc_enable) {
1999
        kvm_msr_entry_add(cpu, MSR_IA32_MISC_ENABLE, 0);
A
Avi Kivity 已提交
2000
    }
2001
    if (has_msr_smbase) {
2002
        kvm_msr_entry_add(cpu, MSR_IA32_SMBASE, 0);
2003
    }
2004
    if (has_msr_feature_control) {
2005
        kvm_msr_entry_add(cpu, MSR_IA32_FEATURE_CONTROL, 0);
2006
    }
L
Liu Jinsong 已提交
2007
    if (has_msr_bndcfgs) {
2008
        kvm_msr_entry_add(cpu, MSR_IA32_BNDCFGS, 0);
L
Liu Jinsong 已提交
2009
    }
2010
    if (has_msr_xss) {
2011
        kvm_msr_entry_add(cpu, MSR_IA32_XSS, 0);
2012 2013
    }

2014 2015

    if (!env->tsc_valid) {
2016
        kvm_msr_entry_add(cpu, MSR_IA32_TSC, 0);
2017
        env->tsc_valid = !runstate_is_running();
2018 2019
    }

A
aliguori 已提交
2020
#ifdef TARGET_X86_64
2021
    if (lm_capable_kernel) {
2022 2023 2024 2025
        kvm_msr_entry_add(cpu, MSR_CSTAR, 0);
        kvm_msr_entry_add(cpu, MSR_KERNELGSBASE, 0);
        kvm_msr_entry_add(cpu, MSR_FMASK, 0);
        kvm_msr_entry_add(cpu, MSR_LSTAR, 0);
2026
    }
A
aliguori 已提交
2027
#endif
2028 2029
    kvm_msr_entry_add(cpu, MSR_KVM_SYSTEM_TIME, 0);
    kvm_msr_entry_add(cpu, MSR_KVM_WALL_CLOCK, 0);
2030
    if (has_msr_async_pf_en) {
2031
        kvm_msr_entry_add(cpu, MSR_KVM_ASYNC_PF_EN, 0);
2032
    }
M
Michael S. Tsirkin 已提交
2033
    if (has_msr_pv_eoi_en) {
2034
        kvm_msr_entry_add(cpu, MSR_KVM_PV_EOI_EN, 0);
M
Michael S. Tsirkin 已提交
2035
    }
2036
    if (has_msr_kvm_steal_time) {
2037
        kvm_msr_entry_add(cpu, MSR_KVM_STEAL_TIME, 0);
2038
    }
P
Paolo Bonzini 已提交
2039
    if (has_msr_architectural_pmu) {
2040 2041 2042 2043
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_CTRL, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_CORE_PERF_GLOBAL_OVF_CTRL, 0);
P
Paolo Bonzini 已提交
2044
        for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
2045
            kvm_msr_entry_add(cpu, MSR_CORE_PERF_FIXED_CTR0 + i, 0);
P
Paolo Bonzini 已提交
2046 2047
        }
        for (i = 0; i < num_architectural_pmu_counters; i++) {
2048 2049
            kvm_msr_entry_add(cpu, MSR_P6_PERFCTR0 + i, 0);
            kvm_msr_entry_add(cpu, MSR_P6_EVNTSEL0 + i, 0);
P
Paolo Bonzini 已提交
2050 2051
        }
    }
2052

2053
    if (env->mcg_cap) {
2054 2055
        kvm_msr_entry_add(cpu, MSR_MCG_STATUS, 0);
        kvm_msr_entry_add(cpu, MSR_MCG_CTL, 0);
2056 2057 2058
        if (has_msr_mcg_ext_ctl) {
            kvm_msr_entry_add(cpu, MSR_MCG_EXT_CTL, 0);
        }
2059
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
2060
            kvm_msr_entry_add(cpu, MSR_MC0_CTL + i, 0);
2061
        }
2062 2063
    }

2064
    if (has_msr_hv_hypercall) {
2065 2066
        kvm_msr_entry_add(cpu, HV_X64_MSR_HYPERCALL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_GUEST_OS_ID, 0);
2067
    }
2068
    if (has_msr_hv_vapic) {
2069
        kvm_msr_entry_add(cpu, HV_X64_MSR_APIC_ASSIST_PAGE, 0);
2070
    }
2071
    if (has_msr_hv_tsc) {
2072
        kvm_msr_entry_add(cpu, HV_X64_MSR_REFERENCE_TSC, 0);
2073
    }
2074 2075 2076 2077
    if (has_msr_hv_crash) {
        int j;

        for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) {
2078
            kvm_msr_entry_add(cpu, HV_X64_MSR_CRASH_P0 + j, 0);
2079 2080
        }
    }
2081
    if (has_msr_hv_runtime) {
2082
        kvm_msr_entry_add(cpu, HV_X64_MSR_VP_RUNTIME, 0);
2083
    }
2084 2085 2086
    if (cpu->hyperv_synic) {
        uint32_t msr;

2087 2088 2089 2090
        kvm_msr_entry_add(cpu, HV_X64_MSR_SCONTROL, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SVERSION, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIEFP, 0);
        kvm_msr_entry_add(cpu, HV_X64_MSR_SIMP, 0);
2091
        for (msr = HV_X64_MSR_SINT0; msr <= HV_X64_MSR_SINT15; msr++) {
2092
            kvm_msr_entry_add(cpu, msr, 0);
2093 2094
        }
    }
2095 2096 2097 2098 2099
    if (has_msr_hv_stimer) {
        uint32_t msr;

        for (msr = HV_X64_MSR_STIMER0_CONFIG; msr <= HV_X64_MSR_STIMER3_COUNT;
             msr++) {
2100
            kvm_msr_entry_add(cpu, msr, 0);
2101 2102
        }
    }
2103
    if (has_msr_mtrr) {
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
        kvm_msr_entry_add(cpu, MSR_MTRRdefType, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix64K_00000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_80000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix16K_A0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_C8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_D8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_E8000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F0000, 0);
        kvm_msr_entry_add(cpu, MSR_MTRRfix4K_F8000, 0);
2116
        for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
2117 2118
            kvm_msr_entry_add(cpu, MSR_MTRRphysBase(i), 0);
            kvm_msr_entry_add(cpu, MSR_MTRRphysMask(i), 0);
2119 2120
        }
    }
2121

2122
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, cpu->kvm_msr_buf);
2123
    if (ret < 0) {
A
aliguori 已提交
2124
        return ret;
2125
    }
A
aliguori 已提交
2126

2127
    assert(ret == cpu->kvm_msr_buf->nmsrs);
A
aliguori 已提交
2128
    for (i = 0; i < ret; i++) {
P
Paolo Bonzini 已提交
2129 2130
        uint32_t index = msrs[i].index;
        switch (index) {
A
aliguori 已提交
2131 2132 2133 2134 2135 2136 2137 2138 2139
        case MSR_IA32_SYSENTER_CS:
            env->sysenter_cs = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_ESP:
            env->sysenter_esp = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_EIP:
            env->sysenter_eip = msrs[i].data;
            break;
2140 2141 2142
        case MSR_PAT:
            env->pat = msrs[i].data;
            break;
A
aliguori 已提交
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
        case MSR_STAR:
            env->star = msrs[i].data;
            break;
#ifdef TARGET_X86_64
        case MSR_CSTAR:
            env->cstar = msrs[i].data;
            break;
        case MSR_KERNELGSBASE:
            env->kernelgsbase = msrs[i].data;
            break;
        case MSR_FMASK:
            env->fmask = msrs[i].data;
            break;
        case MSR_LSTAR:
            env->lstar = msrs[i].data;
            break;
#endif
        case MSR_IA32_TSC:
            env->tsc = msrs[i].data;
            break;
2163 2164 2165
        case MSR_TSC_AUX:
            env->tsc_aux = msrs[i].data;
            break;
2166 2167 2168
        case MSR_TSC_ADJUST:
            env->tsc_adjust = msrs[i].data;
            break;
2169 2170 2171
        case MSR_IA32_TSCDEADLINE:
            env->tsc_deadline = msrs[i].data;
            break;
2172 2173 2174
        case MSR_VM_HSAVE_PA:
            env->vm_hsave = msrs[i].data;
            break;
2175 2176 2177 2178 2179 2180
        case MSR_KVM_SYSTEM_TIME:
            env->system_time_msr = msrs[i].data;
            break;
        case MSR_KVM_WALL_CLOCK:
            env->wall_clock_msr = msrs[i].data;
            break;
2181 2182 2183 2184 2185 2186
        case MSR_MCG_STATUS:
            env->mcg_status = msrs[i].data;
            break;
        case MSR_MCG_CTL:
            env->mcg_ctl = msrs[i].data;
            break;
2187 2188 2189
        case MSR_MCG_EXT_CTL:
            env->mcg_ext_ctl = msrs[i].data;
            break;
A
Avi Kivity 已提交
2190 2191 2192
        case MSR_IA32_MISC_ENABLE:
            env->msr_ia32_misc_enable = msrs[i].data;
            break;
2193 2194 2195
        case MSR_IA32_SMBASE:
            env->smbase = msrs[i].data;
            break;
2196 2197
        case MSR_IA32_FEATURE_CONTROL:
            env->msr_ia32_feature_control = msrs[i].data;
2198
            break;
L
Liu Jinsong 已提交
2199 2200 2201
        case MSR_IA32_BNDCFGS:
            env->msr_bndcfgs = msrs[i].data;
            break;
2202 2203 2204
        case MSR_IA32_XSS:
            env->xss = msrs[i].data;
            break;
2205 2206 2207 2208 2209
        default:
            if (msrs[i].index >= MSR_MC0_CTL &&
                msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
                env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
            }
H
Hidetoshi Seto 已提交
2210
            break;
2211 2212 2213
        case MSR_KVM_ASYNC_PF_EN:
            env->async_pf_en_msr = msrs[i].data;
            break;
M
Michael S. Tsirkin 已提交
2214 2215 2216
        case MSR_KVM_PV_EOI_EN:
            env->pv_eoi_en_msr = msrs[i].data;
            break;
2217 2218 2219
        case MSR_KVM_STEAL_TIME:
            env->steal_time_msr = msrs[i].data;
            break;
P
Paolo Bonzini 已提交
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
        case MSR_CORE_PERF_FIXED_CTR_CTRL:
            env->msr_fixed_ctr_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_CTRL:
            env->msr_global_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_STATUS:
            env->msr_global_status = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
            env->msr_global_ovf_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
            env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
            break;
        case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
            break;
        case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
            break;
2241 2242 2243 2244 2245 2246
        case HV_X64_MSR_HYPERCALL:
            env->msr_hv_hypercall = msrs[i].data;
            break;
        case HV_X64_MSR_GUEST_OS_ID:
            env->msr_hv_guest_os_id = msrs[i].data;
            break;
2247 2248 2249
        case HV_X64_MSR_APIC_ASSIST_PAGE:
            env->msr_hv_vapic = msrs[i].data;
            break;
2250 2251 2252
        case HV_X64_MSR_REFERENCE_TSC:
            env->msr_hv_tsc = msrs[i].data;
            break;
2253 2254 2255
        case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
            env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data;
            break;
2256 2257 2258
        case HV_X64_MSR_VP_RUNTIME:
            env->msr_hv_runtime = msrs[i].data;
            break;
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
        case HV_X64_MSR_SCONTROL:
            env->msr_hv_synic_control = msrs[i].data;
            break;
        case HV_X64_MSR_SVERSION:
            env->msr_hv_synic_version = msrs[i].data;
            break;
        case HV_X64_MSR_SIEFP:
            env->msr_hv_synic_evt_page = msrs[i].data;
            break;
        case HV_X64_MSR_SIMP:
            env->msr_hv_synic_msg_page = msrs[i].data;
            break;
        case HV_X64_MSR_SINT0 ... HV_X64_MSR_SINT15:
            env->msr_hv_synic_sint[index - HV_X64_MSR_SINT0] = msrs[i].data;
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
            break;
        case HV_X64_MSR_STIMER0_CONFIG:
        case HV_X64_MSR_STIMER1_CONFIG:
        case HV_X64_MSR_STIMER2_CONFIG:
        case HV_X64_MSR_STIMER3_CONFIG:
            env->msr_hv_stimer_config[(index - HV_X64_MSR_STIMER0_CONFIG)/2] =
                                msrs[i].data;
            break;
        case HV_X64_MSR_STIMER0_COUNT:
        case HV_X64_MSR_STIMER1_COUNT:
        case HV_X64_MSR_STIMER2_COUNT:
        case HV_X64_MSR_STIMER3_COUNT:
            env->msr_hv_stimer_count[(index - HV_X64_MSR_STIMER0_COUNT)/2] =
                                msrs[i].data;
2287
            break;
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
        case MSR_MTRRdefType:
            env->mtrr_deftype = msrs[i].data;
            break;
        case MSR_MTRRfix64K_00000:
            env->mtrr_fixed[0] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_80000:
            env->mtrr_fixed[1] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_A0000:
            env->mtrr_fixed[2] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C0000:
            env->mtrr_fixed[3] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C8000:
            env->mtrr_fixed[4] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D0000:
            env->mtrr_fixed[5] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D8000:
            env->mtrr_fixed[6] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E0000:
            env->mtrr_fixed[7] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E8000:
            env->mtrr_fixed[8] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F0000:
            env->mtrr_fixed[9] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F8000:
            env->mtrr_fixed[10] = msrs[i].data;
            break;
        case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1):
            if (index & 1) {
                env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data;
            } else {
                env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data;
            }
            break;
A
aliguori 已提交
2331 2332 2333 2334 2335 2336
        }
    }

    return 0;
}

2337
static int kvm_put_mp_state(X86CPU *cpu)
2338
{
2339
    struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
2340

2341
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
2342 2343
}

2344
static int kvm_get_mp_state(X86CPU *cpu)
2345
{
2346
    CPUState *cs = CPU(cpu);
2347
    CPUX86State *env = &cpu->env;
2348 2349 2350
    struct kvm_mp_state mp_state;
    int ret;

2351
    ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
2352 2353 2354 2355
    if (ret < 0) {
        return ret;
    }
    env->mp_state = mp_state.mp_state;
2356
    if (kvm_irqchip_in_kernel()) {
2357
        cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
2358
    }
2359 2360 2361
    return 0;
}

2362
static int kvm_get_apic(X86CPU *cpu)
2363
{
2364
    DeviceState *apic = cpu->apic_state;
2365 2366 2367
    struct kvm_lapic_state kapic;
    int ret;

2368
    if (apic && kvm_irqchip_in_kernel()) {
2369
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
2370 2371 2372 2373 2374 2375 2376 2377 2378
        if (ret < 0) {
            return ret;
        }

        kvm_get_apic_state(apic, &kapic);
    }
    return 0;
}

2379
static int kvm_put_apic(X86CPU *cpu)
2380
{
2381
    DeviceState *apic = cpu->apic_state;
2382 2383
    struct kvm_lapic_state kapic;

2384
    if (apic && kvm_irqchip_in_kernel()) {
2385 2386
        kvm_put_apic_state(apic, &kapic);

2387
        return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic);
2388 2389 2390 2391
    }
    return 0;
}

2392
static int kvm_put_vcpu_events(X86CPU *cpu, int level)
2393
{
2394
    CPUState *cs = CPU(cpu);
2395
    CPUX86State *env = &cpu->env;
2396
    struct kvm_vcpu_events events = {};
2397 2398 2399 2400 2401

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2402 2403
    events.exception.injected = (env->exception_injected >= 0);
    events.exception.nr = env->exception_injected;
2404 2405
    events.exception.has_error_code = env->has_error_code;
    events.exception.error_code = env->error_code;
2406
    events.exception.pad = 0;
2407 2408 2409 2410 2411 2412 2413 2414

    events.interrupt.injected = (env->interrupt_injected >= 0);
    events.interrupt.nr = env->interrupt_injected;
    events.interrupt.soft = env->soft_interrupt;

    events.nmi.injected = env->nmi_injected;
    events.nmi.pending = env->nmi_pending;
    events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
2415
    events.nmi.pad = 0;
2416 2417 2418

    events.sipi_vector = env->sipi_vector;

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
    if (has_msr_smbase) {
        events.smi.smm = !!(env->hflags & HF_SMM_MASK);
        events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK);
        if (kvm_irqchip_in_kernel()) {
            /* As soon as these are moved to the kernel, remove them
             * from cs->interrupt_request.
             */
            events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI;
            events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT;
            cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI);
        } else {
            /* Keep these in cs->interrupt_request.  */
            events.smi.pending = 0;
            events.smi.latched_init = 0;
        }
        events.flags |= KVM_VCPUEVENT_VALID_SMM;
    }

2437 2438 2439 2440 2441
    events.flags = 0;
    if (level >= KVM_PUT_RESET_STATE) {
        events.flags |=
            KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
    }
2442

2443
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
2444 2445
}

2446
static int kvm_get_vcpu_events(X86CPU *cpu)
2447
{
2448
    CPUX86State *env = &cpu->env;
2449 2450 2451 2452 2453 2454 2455
    struct kvm_vcpu_events events;
    int ret;

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2456
    memset(&events, 0, sizeof(events));
2457
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
2458 2459 2460
    if (ret < 0) {
       return ret;
    }
2461
    env->exception_injected =
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
       events.exception.injected ? events.exception.nr : -1;
    env->has_error_code = events.exception.has_error_code;
    env->error_code = events.exception.error_code;

    env->interrupt_injected =
        events.interrupt.injected ? events.interrupt.nr : -1;
    env->soft_interrupt = events.interrupt.soft;

    env->nmi_injected = events.nmi.injected;
    env->nmi_pending = events.nmi.pending;
    if (events.nmi.masked) {
        env->hflags2 |= HF2_NMI_MASK;
    } else {
        env->hflags2 &= ~HF2_NMI_MASK;
    }

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
    if (events.flags & KVM_VCPUEVENT_VALID_SMM) {
        if (events.smi.smm) {
            env->hflags |= HF_SMM_MASK;
        } else {
            env->hflags &= ~HF_SMM_MASK;
        }
        if (events.smi.pending) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        }
        if (events.smi.smm_inside_nmi) {
            env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
        } else {
            env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
        }
        if (events.smi.latched_init) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        }
    }

2501 2502 2503 2504 2505
    env->sipi_vector = events.sipi_vector;

    return 0;
}

2506
static int kvm_guest_debug_workarounds(X86CPU *cpu)
2507
{
2508
    CPUState *cs = CPU(cpu);
2509
    CPUX86State *env = &cpu->env;
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
    int ret = 0;
    unsigned long reinject_trap = 0;

    if (!kvm_has_vcpu_events()) {
        if (env->exception_injected == 1) {
            reinject_trap = KVM_GUESTDBG_INJECT_DB;
        } else if (env->exception_injected == 3) {
            reinject_trap = KVM_GUESTDBG_INJECT_BP;
        }
        env->exception_injected = -1;
    }

    /*
     * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
     * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
     * by updating the debug state once again if single-stepping is on.
     * Another reason to call kvm_update_guest_debug here is a pending debug
     * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
     * reinject them via SET_GUEST_DEBUG.
     */
    if (reinject_trap ||
2531
        (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
2532
        ret = kvm_update_guest_debug(cs, reinject_trap);
2533 2534 2535 2536
    }
    return ret;
}

2537
static int kvm_put_debugregs(X86CPU *cpu)
2538
{
2539
    CPUX86State *env = &cpu->env;
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
    struct kvm_debugregs dbgregs;
    int i;

    if (!kvm_has_debugregs()) {
        return 0;
    }

    for (i = 0; i < 4; i++) {
        dbgregs.db[i] = env->dr[i];
    }
    dbgregs.dr6 = env->dr[6];
    dbgregs.dr7 = env->dr[7];
    dbgregs.flags = 0;

2554
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
2555 2556
}

2557
static int kvm_get_debugregs(X86CPU *cpu)
2558
{
2559
    CPUX86State *env = &cpu->env;
2560 2561 2562 2563 2564 2565 2566
    struct kvm_debugregs dbgregs;
    int i, ret;

    if (!kvm_has_debugregs()) {
        return 0;
    }

2567
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
2568
    if (ret < 0) {
2569
        return ret;
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
    }
    for (i = 0; i < 4; i++) {
        env->dr[i] = dbgregs.db[i];
    }
    env->dr[4] = env->dr[6] = dbgregs.dr6;
    env->dr[5] = env->dr[7] = dbgregs.dr7;

    return 0;
}

A
Andreas Färber 已提交
2580
int kvm_arch_put_registers(CPUState *cpu, int level)
A
aliguori 已提交
2581
{
A
Andreas Färber 已提交
2582
    X86CPU *x86_cpu = X86_CPU(cpu);
A
aliguori 已提交
2583 2584
    int ret;

2585
    assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
2586

2587
    if (level >= KVM_PUT_RESET_STATE) {
2588 2589 2590 2591 2592 2593
        ret = kvm_put_msr_feature_control(x86_cpu);
        if (ret < 0) {
            return ret;
        }
    }

2594 2595 2596 2597 2598 2599 2600 2601 2602
    if (level == KVM_PUT_FULL_STATE) {
        /* We don't check for kvm_arch_set_tsc_khz() errors here,
         * because TSC frequency mismatch shouldn't abort migration,
         * unless the user explicitly asked for a more strict TSC
         * setting (e.g. using an explicit "tsc-freq" option).
         */
        kvm_arch_set_tsc_khz(cpu);
    }

2603
    ret = kvm_getput_regs(x86_cpu, 1);
2604
    if (ret < 0) {
A
aliguori 已提交
2605
        return ret;
2606
    }
2607
    ret = kvm_put_xsave(x86_cpu);
2608
    if (ret < 0) {
2609
        return ret;
2610
    }
2611
    ret = kvm_put_xcrs(x86_cpu);
2612
    if (ret < 0) {
A
aliguori 已提交
2613
        return ret;
2614
    }
2615
    ret = kvm_put_sregs(x86_cpu);
2616
    if (ret < 0) {
A
aliguori 已提交
2617
        return ret;
2618
    }
2619
    /* must be before kvm_put_msrs */
2620
    ret = kvm_inject_mce_oldstyle(x86_cpu);
2621 2622 2623
    if (ret < 0) {
        return ret;
    }
2624
    ret = kvm_put_msrs(x86_cpu, level);
2625
    if (ret < 0) {
A
aliguori 已提交
2626
        return ret;
2627
    }
2628
    if (level >= KVM_PUT_RESET_STATE) {
2629
        ret = kvm_put_mp_state(x86_cpu);
2630
        if (ret < 0) {
2631
            return ret;
2632
        }
2633
        ret = kvm_put_apic(x86_cpu);
2634 2635 2636
        if (ret < 0) {
            return ret;
        }
2637
    }
2638 2639 2640 2641 2642 2643

    ret = kvm_put_tscdeadline_msr(x86_cpu);
    if (ret < 0) {
        return ret;
    }

2644
    ret = kvm_put_vcpu_events(x86_cpu, level);
2645
    if (ret < 0) {
2646
        return ret;
2647
    }
2648
    ret = kvm_put_debugregs(x86_cpu);
2649
    if (ret < 0) {
2650
        return ret;
2651
    }
2652
    /* must be last */
2653
    ret = kvm_guest_debug_workarounds(x86_cpu);
2654
    if (ret < 0) {
2655
        return ret;
2656
    }
A
aliguori 已提交
2657 2658 2659
    return 0;
}

A
Andreas Färber 已提交
2660
int kvm_arch_get_registers(CPUState *cs)
A
aliguori 已提交
2661
{
A
Andreas Färber 已提交
2662
    X86CPU *cpu = X86_CPU(cs);
A
aliguori 已提交
2663 2664
    int ret;

A
Andreas Färber 已提交
2665
    assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
2666

2667
    ret = kvm_getput_regs(cpu, 0);
2668
    if (ret < 0) {
2669
        goto out;
2670
    }
2671
    ret = kvm_get_xsave(cpu);
2672
    if (ret < 0) {
2673
        goto out;
2674
    }
2675
    ret = kvm_get_xcrs(cpu);
2676
    if (ret < 0) {
2677
        goto out;
2678
    }
2679
    ret = kvm_get_sregs(cpu);
2680
    if (ret < 0) {
2681
        goto out;
2682
    }
2683
    ret = kvm_get_msrs(cpu);
2684
    if (ret < 0) {
2685
        goto out;
2686
    }
2687
    ret = kvm_get_mp_state(cpu);
2688
    if (ret < 0) {
2689
        goto out;
2690
    }
2691
    ret = kvm_get_apic(cpu);
2692
    if (ret < 0) {
2693
        goto out;
2694
    }
2695
    ret = kvm_get_vcpu_events(cpu);
2696
    if (ret < 0) {
2697
        goto out;
2698
    }
2699
    ret = kvm_get_debugregs(cpu);
2700
    if (ret < 0) {
2701
        goto out;
2702
    }
2703 2704 2705 2706
    ret = 0;
 out:
    cpu_sync_bndcs_hflags(&cpu->env);
    return ret;
A
aliguori 已提交
2707 2708
}

A
Andreas Färber 已提交
2709
void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2710
{
A
Andreas Färber 已提交
2711 2712
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;
2713 2714
    int ret;

2715
    /* Inject NMI */
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
    if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) {
        if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected NMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
                        strerror(-ret));
            }
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_SMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected SMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_SMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n",
                        strerror(-ret));
            }
2738
        }
2739 2740
    }

2741
    if (!kvm_pic_in_kernel()) {
2742 2743 2744
        qemu_mutex_lock_iothread();
    }

2745 2746 2747 2748 2749
    /* Force the VCPU out of its inner loop to process any INIT requests
     * or (for userspace APIC, but it is cheap to combine the checks here)
     * pending TPR access reports.
     */
    if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
2750 2751 2752 2753 2754 2755 2756
        if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) &&
            !(env->hflags & HF_SMM_MASK)) {
            cpu->exit_request = 1;
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_TPR) {
            cpu->exit_request = 1;
        }
2757
    }
A
aliguori 已提交
2758

2759
    if (!kvm_pic_in_kernel()) {
2760 2761
        /* Try to inject an interrupt if the guest can accept it */
        if (run->ready_for_interrupt_injection &&
2762
            (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
2763 2764 2765
            (env->eflags & IF_MASK)) {
            int irq;

2766
            cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
2767 2768 2769 2770 2771 2772
            irq = cpu_get_pic_interrupt(env);
            if (irq >= 0) {
                struct kvm_interrupt intr;

                intr.irq = irq;
                DPRINTF("injected interrupt %d\n", irq);
2773
                ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
2774 2775 2776 2777 2778
                if (ret < 0) {
                    fprintf(stderr,
                            "KVM: injection failed, interrupt lost (%s)\n",
                            strerror(-ret));
                }
2779 2780
            }
        }
A
aliguori 已提交
2781

2782 2783 2784 2785
        /* If we have an interrupt but the guest is not ready to receive an
         * interrupt, request an interrupt window exit.  This will
         * cause a return to userspace as soon as the guest is ready to
         * receive interrupts. */
2786
        if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
2787 2788 2789 2790 2791 2792
            run->request_interrupt_window = 1;
        } else {
            run->request_interrupt_window = 0;
        }

        DPRINTF("setting tpr\n");
2793
        run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
2794 2795

        qemu_mutex_unlock_iothread();
2796
    }
A
aliguori 已提交
2797 2798
}

2799
MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2800
{
A
Andreas Färber 已提交
2801 2802 2803
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;

2804 2805 2806 2807 2808
    if (run->flags & KVM_RUN_X86_SMM) {
        env->hflags |= HF_SMM_MASK;
    } else {
        env->hflags &= HF_SMM_MASK;
    }
2809
    if (run->if_flag) {
A
aliguori 已提交
2810
        env->eflags |= IF_MASK;
2811
    } else {
A
aliguori 已提交
2812
        env->eflags &= ~IF_MASK;
2813
    }
2814 2815 2816 2817 2818 2819

    /* We need to protect the apic state against concurrent accesses from
     * different threads in case the userspace irqchip is used. */
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_lock_iothread();
    }
2820 2821
    cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
    cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
2822 2823 2824
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_unlock_iothread();
    }
2825
    return cpu_get_mem_attrs(env);
A
aliguori 已提交
2826 2827
}

A
Andreas Färber 已提交
2828
int kvm_arch_process_async_events(CPUState *cs)
M
Marcelo Tosatti 已提交
2829
{
A
Andreas Färber 已提交
2830 2831
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
2832

2833
    if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
2834 2835 2836
        /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
        assert(env->mcg_cap);

2837
        cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
2838

2839
        kvm_cpu_synchronize_state(cs);
2840 2841 2842 2843

        if (env->exception_injected == EXCP08_DBLE) {
            /* this means triple fault */
            qemu_system_reset_request();
2844
            cs->exit_request = 1;
2845 2846 2847 2848 2849
            return 0;
        }
        env->exception_injected = EXCP12_MCHK;
        env->has_error_code = 0;

2850
        cs->halted = 0;
2851 2852 2853 2854 2855
        if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
            env->mp_state = KVM_MP_STATE_RUNNABLE;
        }
    }

2856 2857
    if ((cs->interrupt_request & CPU_INTERRUPT_INIT) &&
        !(env->hflags & HF_SMM_MASK)) {
2858 2859 2860 2861
        kvm_cpu_synchronize_state(cs);
        do_cpu_init(cpu);
    }

2862 2863 2864 2865
    if (kvm_irqchip_in_kernel()) {
        return 0;
    }

2866 2867
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
2868
        apic_poll_irq(cpu->apic_state);
2869
    }
2870
    if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
2871
         (env->eflags & IF_MASK)) ||
2872 2873
        (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 0;
2874
    }
2875
    if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
2876
        kvm_cpu_synchronize_state(cs);
2877
        do_cpu_sipi(cpu);
M
Marcelo Tosatti 已提交
2878
    }
2879 2880
    if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
        cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
2881
        kvm_cpu_synchronize_state(cs);
2882
        apic_handle_tpr_access_report(cpu->apic_state, env->eip,
2883 2884
                                      env->tpr_access_type);
    }
M
Marcelo Tosatti 已提交
2885

2886
    return cs->halted;
M
Marcelo Tosatti 已提交
2887 2888
}

2889
static int kvm_handle_halt(X86CPU *cpu)
A
aliguori 已提交
2890
{
2891
    CPUState *cs = CPU(cpu);
2892 2893
    CPUX86State *env = &cpu->env;

2894
    if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
A
aliguori 已提交
2895
          (env->eflags & IF_MASK)) &&
2896 2897
        !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 1;
2898
        return EXCP_HLT;
A
aliguori 已提交
2899 2900
    }

2901
    return 0;
A
aliguori 已提交
2902 2903
}

A
Andreas Färber 已提交
2904
static int kvm_handle_tpr_access(X86CPU *cpu)
2905
{
A
Andreas Färber 已提交
2906 2907
    CPUState *cs = CPU(cpu);
    struct kvm_run *run = cs->kvm_run;
2908

2909
    apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
2910 2911 2912 2913 2914
                                  run->tpr_access.is_write ? TPR_ACCESS_WRITE
                                                           : TPR_ACCESS_READ);
    return 1;
}

2915
int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2916
{
2917
    static const uint8_t int3 = 0xcc;
2918

2919 2920
    if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
2921
        return -EINVAL;
2922
    }
2923 2924 2925
    return 0;
}

2926
int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2927 2928 2929
{
    uint8_t int3;

2930 2931
    if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
2932
        return -EINVAL;
2933
    }
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
    return 0;
}

static struct {
    target_ulong addr;
    int len;
    int type;
} hw_breakpoint[4];

static int nb_hw_breakpoint;

static int find_hw_breakpoint(target_ulong addr, int len, int type)
{
    int n;

2949
    for (n = 0; n < nb_hw_breakpoint; n++) {
2950
        if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
2951
            (hw_breakpoint[n].len == len || len == -1)) {
2952
            return n;
2953 2954
        }
    }
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
    return -1;
}

int kvm_arch_insert_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    switch (type) {
    case GDB_BREAKPOINT_HW:
        len = 1;
        break;
    case GDB_WATCHPOINT_WRITE:
    case GDB_WATCHPOINT_ACCESS:
        switch (len) {
        case 1:
            break;
        case 2:
        case 4:
        case 8:
2973
            if (addr & (len - 1)) {
2974
                return -EINVAL;
2975
            }
2976 2977 2978 2979 2980 2981 2982 2983 2984
            break;
        default:
            return -EINVAL;
        }
        break;
    default:
        return -ENOSYS;
    }

2985
    if (nb_hw_breakpoint == 4) {
2986
        return -ENOBUFS;
2987 2988
    }
    if (find_hw_breakpoint(addr, len, type) >= 0) {
2989
        return -EEXIST;
2990
    }
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
    hw_breakpoint[nb_hw_breakpoint].addr = addr;
    hw_breakpoint[nb_hw_breakpoint].len = len;
    hw_breakpoint[nb_hw_breakpoint].type = type;
    nb_hw_breakpoint++;

    return 0;
}

int kvm_arch_remove_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    int n;

    n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
3005
    if (n < 0) {
3006
        return -ENOENT;
3007
    }
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
    nb_hw_breakpoint--;
    hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];

    return 0;
}

void kvm_arch_remove_all_hw_breakpoints(void)
{
    nb_hw_breakpoint = 0;
}

static CPUWatchpoint hw_watchpoint;

3021
static int kvm_handle_debug(X86CPU *cpu,
B
Blue Swirl 已提交
3022
                            struct kvm_debug_exit_arch *arch_info)
3023
{
3024
    CPUState *cs = CPU(cpu);
3025
    CPUX86State *env = &cpu->env;
3026
    int ret = 0;
3027 3028 3029 3030
    int n;

    if (arch_info->exception == 1) {
        if (arch_info->dr6 & (1 << 14)) {
3031
            if (cs->singlestep_enabled) {
3032
                ret = EXCP_DEBUG;
3033
            }
3034
        } else {
3035 3036
            for (n = 0; n < 4; n++) {
                if (arch_info->dr6 & (1 << n)) {
3037 3038
                    switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
                    case 0x0:
3039
                        ret = EXCP_DEBUG;
3040 3041
                        break;
                    case 0x1:
3042
                        ret = EXCP_DEBUG;
3043
                        cs->watchpoint_hit = &hw_watchpoint;
3044 3045 3046 3047
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_WRITE;
                        break;
                    case 0x3:
3048
                        ret = EXCP_DEBUG;
3049
                        cs->watchpoint_hit = &hw_watchpoint;
3050 3051 3052 3053
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_ACCESS;
                        break;
                    }
3054 3055
                }
            }
3056
        }
3057
    } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
3058
        ret = EXCP_DEBUG;
3059
    }
3060
    if (ret == 0) {
3061
        cpu_synchronize_state(cs);
B
Blue Swirl 已提交
3062
        assert(env->exception_injected == -1);
3063

3064
        /* pass to guest */
B
Blue Swirl 已提交
3065 3066
        env->exception_injected = arch_info->exception;
        env->has_error_code = 0;
3067
    }
3068

3069
    return ret;
3070 3071
}

A
Andreas Färber 已提交
3072
void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
{
    const uint8_t type_code[] = {
        [GDB_BREAKPOINT_HW] = 0x0,
        [GDB_WATCHPOINT_WRITE] = 0x1,
        [GDB_WATCHPOINT_ACCESS] = 0x3
    };
    const uint8_t len_code[] = {
        [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
    };
    int n;

3084
    if (kvm_sw_breakpoints_active(cpu)) {
3085
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
3086
    }
3087 3088 3089 3090 3091 3092 3093
    if (nb_hw_breakpoint > 0) {
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
        dbg->arch.debugreg[7] = 0x0600;
        for (n = 0; n < nb_hw_breakpoint; n++) {
            dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
            dbg->arch.debugreg[7] |= (2 << (n * 2)) |
                (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
3094
                ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
3095 3096 3097
        }
    }
}
3098

3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
static bool host_supports_vmx(void)
{
    uint32_t ecx, unused;

    host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
    return ecx & CPUID_EXT_VMX;
}

#define VMX_INVALID_GUEST_STATE 0x80000021

A
Andreas Färber 已提交
3109
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
3110
{
A
Andreas Färber 已提交
3111
    X86CPU *cpu = X86_CPU(cs);
3112 3113 3114 3115 3116 3117
    uint64_t code;
    int ret;

    switch (run->exit_reason) {
    case KVM_EXIT_HLT:
        DPRINTF("handle_hlt\n");
3118
        qemu_mutex_lock_iothread();
3119
        ret = kvm_handle_halt(cpu);
3120
        qemu_mutex_unlock_iothread();
3121 3122 3123 3124
        break;
    case KVM_EXIT_SET_TPR:
        ret = 0;
        break;
3125
    case KVM_EXIT_TPR_ACCESS:
3126
        qemu_mutex_lock_iothread();
A
Andreas Färber 已提交
3127
        ret = kvm_handle_tpr_access(cpu);
3128
        qemu_mutex_unlock_iothread();
3129
        break;
3130 3131 3132 3133 3134 3135
    case KVM_EXIT_FAIL_ENTRY:
        code = run->fail_entry.hardware_entry_failure_reason;
        fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
                code);
        if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
            fprintf(stderr,
V
Vagrant Cascadian 已提交
3136
                    "\nIf you're running a guest on an Intel machine without "
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
                        "unrestricted mode\n"
                    "support, the failure can be most likely due to the guest "
                        "entering an invalid\n"
                    "state for Intel VT. For example, the guest maybe running "
                        "in big real mode\n"
                    "which is not supported on less recent Intel processors."
                        "\n\n");
        }
        ret = -1;
        break;
    case KVM_EXIT_EXCEPTION:
        fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
                run->ex.exception, run->ex.error_code);
        ret = -1;
        break;
3152 3153
    case KVM_EXIT_DEBUG:
        DPRINTF("kvm_exit_debug\n");
3154
        qemu_mutex_lock_iothread();
3155
        ret = kvm_handle_debug(cpu, &run->debug.arch);
3156
        qemu_mutex_unlock_iothread();
3157
        break;
3158 3159 3160
    case KVM_EXIT_HYPERV:
        ret = kvm_hv_handle_exit(cpu, &run->hyperv);
        break;
3161 3162 3163 3164
    case KVM_EXIT_IOAPIC_EOI:
        ioapic_eoi_broadcast(run->eoi.vector);
        ret = 0;
        break;
3165 3166 3167 3168 3169 3170 3171 3172 3173
    default:
        fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
        ret = -1;
        break;
    }

    return ret;
}

A
Andreas Färber 已提交
3174
bool kvm_arch_stop_on_emulation_error(CPUState *cs)
3175
{
A
Andreas Färber 已提交
3176 3177 3178
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3179
    kvm_cpu_synchronize_state(cs);
3180 3181
    return !(env->cr[0] & CR0_PE_MASK) ||
           ((env->segs[R_CS].selector  & 3) != 3);
3182
}
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192

void kvm_arch_init_irq_routing(KVMState *s)
{
    if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
        /* If kernel can't do irq routing, interrupt source
         * override 0->2 cannot be set up as required by HPET.
         * So we have to disable it.
         */
        no_hpet = 1;
    }
3193
    /* We know at this point that we're using the in-kernel
3194
     * irqchip, so we can use irqfds, and on x86 we know
3195
     * we can use msi via irqfd and GSI routing.
3196
     */
3197
    kvm_msi_via_irqfd_allowed = true;
3198
    kvm_gsi_routing_allowed = true;
3199 3200 3201 3202 3203 3204 3205

    if (kvm_irqchip_is_split()) {
        int i;

        /* If the ioapic is in QEMU and the lapics are in KVM, reserve
           MSI routes for signaling interrupts to the local apics. */
        for (i = 0; i < IOAPIC_NUM_PINS; i++) {
3206
            if (kvm_irqchip_add_msi_route(s, 0, NULL) < 0) {
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
                error_report("Could not enable split IRQ mode.");
                exit(1);
            }
        }
    }
}

int kvm_arch_irqchip_create(MachineState *ms, KVMState *s)
{
    int ret;
    if (machine_kernel_irqchip_split(ms)) {
        ret = kvm_vm_enable_cap(s, KVM_CAP_SPLIT_IRQCHIP, 0, 24);
        if (ret) {
            error_report("Could not enable split irqchip mode: %s\n",
                         strerror(-ret));
            exit(1);
        } else {
            DPRINTF("Enabled KVM_CAP_SPLIT_IRQCHIP\n");
            kvm_split_irqchip = true;
            return 1;
        }
    } else {
        return 0;
    }
3231
}
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371

/* Classic KVM device assignment interface. Will remain x86 only. */
int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
                          uint32_t flags, uint32_t *dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .segnr = dev_addr->domain,
        .busnr = dev_addr->bus,
        .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
        .flags = flags,
    };
    int ret;

    dev_data.assigned_dev_id =
        (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;

    ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
    if (ret < 0) {
        return ret;
    }

    *dev_id = dev_data.assigned_dev_id;

    return 0;
}

int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
}

static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
                                   uint32_t irq_type, uint32_t guest_irq)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .guest_irq = guest_irq,
        .flags = irq_type,
    };

    if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
        return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
    } else {
        return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
    }
}

int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
                           uint32_t guest_irq)
{
    uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);

    return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
}

int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
        .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
}

static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
                                     uint32_t type)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .flags = type,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
}

int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
}

int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
                                              KVM_DEV_IRQ_GUEST_MSI, virq);
}

int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
                                                KVM_DEV_IRQ_HOST_MSI);
}

bool kvm_device_msix_supported(KVMState *s)
{
    /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
     * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
}

int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
                                 uint32_t nr_vectors)
{
    struct kvm_assigned_msix_nr msix_nr = {
        .assigned_dev_id = dev_id,
        .entry_nr = nr_vectors,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
}

int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
                               int virq)
{
    struct kvm_assigned_msix_entry msix_entry = {
        .assigned_dev_id = dev_id,
        .gsi = virq,
        .entry = vector,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
}

int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
                                              KVM_DEV_IRQ_GUEST_MSIX, 0);
}

int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
                                                KVM_DEV_IRQ_HOST_MSIX);
}
3372 3373

int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
3374
                             uint64_t address, uint32_t data, PCIDevice *dev)
3375
{
3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
    X86IOMMUState *iommu = x86_iommu_get_default();

    if (iommu) {
        int ret;
        MSIMessage src, dst;
        X86IOMMUClass *class = X86_IOMMU_GET_CLASS(iommu);

        src.address = route->u.msi.address_hi;
        src.address <<= VTD_MSI_ADDR_HI_SHIFT;
        src.address |= route->u.msi.address_lo;
        src.data = route->u.msi.data;

        ret = class->int_remap(iommu, &src, &dst, dev ? \
                               pci_requester_id(dev) : \
                               X86_IOMMU_SID_INVALID);
        if (ret) {
            trace_kvm_x86_fixup_msi_error(route->gsi);
            return 1;
        }

        route->u.msi.address_hi = dst.address >> VTD_MSI_ADDR_HI_SHIFT;
        route->u.msi.address_lo = dst.address & VTD_MSI_ADDR_LO_MASK;
        route->u.msi.data = dst.data;
    }

3401 3402
    return 0;
}
3403

3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
typedef struct MSIRouteEntry MSIRouteEntry;

struct MSIRouteEntry {
    PCIDevice *dev;             /* Device pointer */
    int vector;                 /* MSI/MSIX vector index */
    int virq;                   /* Virtual IRQ index */
    QLIST_ENTRY(MSIRouteEntry) list;
};

/* List of used GSI routes */
static QLIST_HEAD(, MSIRouteEntry) msi_route_list = \
    QLIST_HEAD_INITIALIZER(msi_route_list);

3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
static void kvm_update_msi_routes_all(void *private, bool global,
                                      uint32_t index, uint32_t mask)
{
    int cnt = 0;
    MSIRouteEntry *entry;
    MSIMessage msg;
    /* TODO: explicit route update */
    QLIST_FOREACH(entry, &msi_route_list, list) {
        cnt++;
        msg = pci_get_msi_message(entry->dev, entry->vector);
        kvm_irqchip_update_msi_route(kvm_state, entry->virq,
                                     msg, entry->dev);
    }
    trace_kvm_x86_update_msi_routes(cnt);
}

3433 3434 3435
int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route,
                                int vector, PCIDevice *dev)
{
3436
    static bool notify_list_inited = false;
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
    MSIRouteEntry *entry;

    if (!dev) {
        /* These are (possibly) IOAPIC routes only used for split
         * kernel irqchip mode, while what we are housekeeping are
         * PCI devices only. */
        return 0;
    }

    entry = g_new0(MSIRouteEntry, 1);
    entry->dev = dev;
    entry->vector = vector;
    entry->virq = route->gsi;
    QLIST_INSERT_HEAD(&msi_route_list, entry, list);

    trace_kvm_x86_add_msi_route(route->gsi);
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464

    if (!notify_list_inited) {
        /* For the first time we do add route, add ourselves into
         * IOMMU's IEC notify list if needed. */
        X86IOMMUState *iommu = x86_iommu_get_default();
        if (iommu) {
            x86_iommu_iec_register_notifier(iommu,
                                            kvm_update_msi_routes_all,
                                            NULL);
        }
        notify_list_inited = true;
    }
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
    return 0;
}

int kvm_arch_release_virq_post(int virq)
{
    MSIRouteEntry *entry, *next;
    QLIST_FOREACH_SAFE(entry, &msi_route_list, list, next) {
        if (entry->virq == virq) {
            trace_kvm_x86_remove_msi_route(virq);
            QLIST_REMOVE(entry, list);
            break;
        }
    }
    return 0;
}

3481 3482 3483 3484
int kvm_arch_msi_data_to_gsi(uint32_t data)
{
    abort();
}