pc_q35.c 10.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Q35 chipset based pc system emulator
 *
 * Copyright (c) 2003-2004 Fabrice Bellard
 * Copyright (c) 2009, 2010
 *               Isaku Yamahata <yamahata at valinux co jp>
 *               VA Linux Systems Japan K.K.
 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
 *
 * This is based on pc.c, but heavily modified.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Peter Maydell 已提交
30
#include "qemu/osdep.h"
31
#include "hw/hw.h"
32
#include "hw/loader.h"
33
#include "sysemu/arch_init.h"
P
Paolo Bonzini 已提交
34
#include "hw/i2c/smbus.h"
35
#include "hw/boards.h"
P
Paolo Bonzini 已提交
36 37
#include "hw/timer/mc146818rtc.h"
#include "hw/xen/xen.h"
38
#include "sysemu/kvm.h"
39
#include "hw/kvm/clock.h"
P
Paolo Bonzini 已提交
40
#include "hw/pci-host/q35.h"
41
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
42
#include "hw/i386/ich9.h"
43
#include "hw/smbios/smbios.h"
44 45 46
#include "hw/ide/pci.h"
#include "hw/ide/ahci.h"
#include "hw/usb.h"
47
#include "qemu/error-report.h"
48
#include "migration/migration.h"
49 50 51 52 53

/* ICH9 AHCI has 6 ports */
#define MAX_SATA_PORTS     6

/* PC hardware initialisation */
54
static void pc_q35_init(MachineState *machine)
55
{
56
    PCMachineState *pcms = PC_MACHINE(machine);
57
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
58
    Q35PCIHost *q35_host;
59
    PCIHostState *phb;
60 61 62 63 64 65 66 67 68 69 70 71 72 73
    PCIBus *host_bus;
    PCIDevice *lpc;
    BusState *idebus[MAX_SATA_PORTS];
    ISADevice *rtc_state;
    MemoryRegion *pci_memory;
    MemoryRegion *rom_memory;
    MemoryRegion *ram_memory;
    GSIState *gsi_state;
    ISABus *isa_bus;
    qemu_irq *gsi;
    qemu_irq *i8259;
    int i;
    ICH9LPCState *ich9_lpc;
    PCIDevice *ahci;
74
    ram_addr_t lowmem;
75
    DriveInfo *hd[MAX_SATA_PORTS];
76
    MachineClass *mc = MACHINE_GET_CLASS(machine);
77

78 79 80 81 82 83 84 85 86
    /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
     * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
     * also known as MMCFG).
     * If it doesn't, we need to split it in chunks below and above 4G.
     * In any case, try to make sure that guest addresses aligned at
     * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
     * For old machine types, use whatever split we used historically to avoid
     * breaking migration.
     */
87
    if (machine->ram_size >= 0xb0000000) {
88
        lowmem = pcmc->gigabyte_align ? 0x80000000 : 0xb0000000;
89 90 91 92
    } else {
        lowmem = 0xb0000000;
    }

93
    /* Handle the machine opt max-ram-below-4g.  It is basically doing
94 95
     * min(qemu limit, user limit).
     */
96 97
    if (lowmem > pcms->max_ram_below_4g) {
        lowmem = pcms->max_ram_below_4g;
98 99 100 101
        if (machine->ram_size - lowmem > lowmem &&
            lowmem & ((1ULL << 30) - 1)) {
            error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64
                         ") not a multiple of 1G; possible bad performance.",
102
                         pcms->max_ram_below_4g);
103 104 105 106
        }
    }

    if (machine->ram_size >= lowmem) {
107 108
        pcms->above_4g_mem_size = machine->ram_size - lowmem;
        pcms->below_4g_mem_size = lowmem;
109
    } else {
110 111
        pcms->above_4g_mem_size = 0;
        pcms->below_4g_mem_size = machine->ram_size;
112 113
    }

114 115
    if (xen_enabled()) {
        xen_hvm_init(pcms, &ram_memory);
116 117
    }

118
    pc_cpus_init(pcms);
119 120 121 122
    if (!pcmc->has_acpi_build) {
        /* only machine types 1.7 & older need this */
        pc_acpi_init("q35-acpi-dsdt.aml");
    }
123 124 125

    kvmclock_create();

126
    /* pci enabled */
127
    if (pcmc->pci_enabled) {
128
        pci_memory = g_new(MemoryRegion, 1);
P
Paolo Bonzini 已提交
129
        memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
130 131 132 133 134 135
        rom_memory = pci_memory;
    } else {
        pci_memory = NULL;
        rom_memory = get_system_memory();
    }

136
    pc_guest_info_init(pcms);
137

138
    if (pcmc->smbios_defaults) {
139
        /* These values are guest ABI, do not change */
140
        smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
141 142
                            mc->name, pcmc->smbios_legacy_mode,
                            pcmc->smbios_uuid_encoded,
W
Wei Huang 已提交
143
                            SMBIOS_ENTRY_POINT_21);
144 145
    }

146 147
    /* allocate ram and load rom/bios */
    if (!xen_enabled()) {
148
        pc_memory_init(pcms, get_system_memory(),
149
                       rom_memory, &ram_memory);
150 151 152 153 154
    }

    /* irq lines */
    gsi_state = g_malloc0(sizeof(*gsi_state));
    if (kvm_irqchip_in_kernel()) {
155
        kvm_pc_setup_irq_routing(pcmc->pci_enabled);
156 157 158 159 160 161 162 163 164
        gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state,
                                 GSI_NUM_PINS);
    } else {
        gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS);
    }

    /* create pci host bus */
    q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE));

165
    object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL);
166 167 168
    q35_host->mch.ram_memory = ram_memory;
    q35_host->mch.pci_address_space = pci_memory;
    q35_host->mch.system_memory = get_system_memory();
D
Dong Xu Wang 已提交
169
    q35_host->mch.address_space_io = get_system_io();
170 171
    q35_host->mch.below_4g_mem_size = pcms->below_4g_mem_size;
    q35_host->mch.above_4g_mem_size = pcms->above_4g_mem_size;
172 173
    /* pci */
    qdev_init_nofail(DEVICE(q35_host));
174 175
    phb = PCI_HOST_BRIDGE(q35_host);
    host_bus = phb->bus;
176
    pcms->bus = phb->bus;
177 178 179 180
    /* create ISA bus */
    lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
                                          ICH9_LPC_FUNC), true,
                                          TYPE_ICH9_LPC_DEVICE);
181 182 183

    object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
                             TYPE_HOTPLUG_HANDLER,
184
                             (Object **)&pcms->acpi_dev,
185 186 187 188 189
                             object_property_allow_set_link,
                             OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
    object_property_set_link(OBJECT(machine), OBJECT(lpc),
                             PC_MACHINE_ACPI_DEVICE_PROP, &error_abort);

190 191 192 193 194
    ich9_lpc = ICH9_LPC_DEVICE(lpc);
    ich9_lpc->pic = gsi;
    ich9_lpc->ioapic = gsi_state->ioapic_irq;
    pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
                 ICH9_LPC_NB_PIRQS);
195
    pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
196 197 198 199 200 201 202 203 204 205
    isa_bus = ich9_lpc->isa_bus;

    /*end early*/
    isa_bus_irqs(isa_bus, gsi);

    if (kvm_irqchip_in_kernel()) {
        i8259 = kvm_i8259_init(isa_bus);
    } else if (xen_enabled()) {
        i8259 = xen_interrupt_controller_init();
    } else {
206
        i8259 = i8259_init(isa_bus, pc_allocate_cpu_irq());
207 208 209 210 211
    }

    for (i = 0; i < ISA_NUM_IRQS; i++) {
        gsi_state->i8259_irq[i] = i8259[i];
    }
212
    if (pcmc->pci_enabled) {
213
        ioapic_init_gsi(gsi_state, "q35");
214 215 216 217
    }

    pc_register_ferr_irq(gsi[13]);

218
    assert(pcms->vmport != ON_OFF_AUTO__MAX);
219 220
    if (pcms->vmport == ON_OFF_AUTO_AUTO) {
        pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
221 222
    }

223
    /* init basic PC hardware */
224
    pc_basic_device_init(isa_bus, gsi, &rtc_state, !mc->no_floppy,
225
                         (pcms->vmport != ON_OFF_AUTO_ON), 0xff0104);
226 227

    /* connect pm stuff to lpc */
E
Eduardo Habkost 已提交
228
    ich9_lpc_pm_init(lpc, pc_machine_is_smm_enabled(pcms), true);
229 230 231 232 233 234 235 236

    /* ahci and SATA device, for q35 1 ahci controller is built-in */
    ahci = pci_create_simple_multifunction(host_bus,
                                           PCI_DEVFN(ICH9_SATA1_DEV,
                                                     ICH9_SATA1_FUNC),
                                           true, "ich9-ahci");
    idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
    idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");
237
    g_assert(MAX_SATA_PORTS == ICH_AHCI(ahci)->ahci.ports);
238 239
    ide_drive_get(hd, ICH_AHCI(ahci)->ahci.ports);
    ahci_ide_create_devs(ahci, hd);
240

241
    if (usb_enabled()) {
242 243 244 245 246 247 248 249 250 251
        /* Should we create 6 UHCI according to ich9 spec? */
        ehci_create_ich9_with_companions(host_bus, 0x1d);
    }

    /* TODO: Populate SPD eeprom data.  */
    smbus_eeprom_init(ich9_smb_init(host_bus,
                                    PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
                                    0xb100),
                      8, NULL, 0);

252
    pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
253 254 255 256

    /* the rest devices to which pci devfn is automatically assigned */
    pc_vga_init(isa_bus, host_bus);
    pc_nic_init(isa_bus, host_bus);
257
    if (pcmc->pci_enabled) {
258 259 260 261
        pc_pci_device_init(host_bus);
    }
}

262 263 264 265 266 267 268 269 270 271
#define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
    static void pc_init_##suffix(MachineState *machine) \
    { \
        void (*compat)(MachineState *m) = (compatfn); \
        if (compat) { \
            compat(machine); \
        } \
        pc_q35_init(machine); \
    } \
    DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
M
Michael S. Tsirkin 已提交
272

273

274
static void pc_q35_machine_options(MachineClass *m)
275 276 277 278 279
{
    m->family = "pc_q35";
    m->desc = "Standard PC (Q35 + ICH9, 2009)";
    m->hot_add_cpu = pc_hot_add_cpu;
    m->units_per_default_bus = 1;
280 281 282
    m->default_machine_opts = "firmware=bios-256k.bin";
    m->default_display = "std";
    m->no_floppy = 1;
283 284
}

E
Eduardo Habkost 已提交
285
static void pc_q35_2_6_machine_options(MachineClass *m)
286 287 288 289 290
{
    pc_q35_machine_options(m);
    m->alias = "q35";
}

E
Eduardo Habkost 已提交
291 292 293 294 295
DEFINE_Q35_MACHINE(v2_6, "pc-q35-2.6", NULL,
                   pc_q35_2_6_machine_options);

static void pc_q35_2_5_machine_options(MachineClass *m)
{
296
    PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
E
Eduardo Habkost 已提交
297 298
    pc_q35_2_6_machine_options(m);
    m->alias = NULL;
299
    pcmc->save_tsc_khz = false;
E
Eduardo Habkost 已提交
300 301 302
    SET_MACHINE_COMPAT(m, PC_COMPAT_2_5);
}

303 304 305
DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL,
                   pc_q35_2_5_machine_options);

306
static void pc_q35_2_4_machine_options(MachineClass *m)
307
{
308
    PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
309
    pc_q35_2_5_machine_options(m);
310
    m->hw_version = "2.4.0";
311
    pcmc->broken_reserved_end = true;
312
    SET_MACHINE_COMPAT(m, PC_COMPAT_2_4);
313
}
314

315 316
DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL,
                   pc_q35_2_4_machine_options);