sdhci-esdhc-imx.c 11.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
 *   Author: Wolfram Sang <w.sang@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/slab.h>
20
#include <linux/mmc/host.h>
21 22
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
23
#include <mach/hardware.h>
24
#include <mach/esdhc.h>
25 26 27
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
/* VENDOR SPEC register */
#define SDHCI_VENDOR_SPEC		0xC0
#define  SDHCI_VENDOR_SPEC_SDIO_QUIRK	0x00000002

/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
 * As a result, the TC flag is not asserted and SW  received timeout
 * exeception. Bit1 of Vendor Spec registor is used to fix it.
 */
#define ESDHC_FLAG_MULTIBLK_NO_INT	(1 << 1)
44 45 46 47 48 49

struct pltfm_imx_data {
	int flags;
	u32 scratchpad;
};

50 51 52 53 54 55 56 57
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

58 59
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
60 61
	struct esdhc_platform_data *boarddata =
			host->mmc->parent->platform_data;
62

63
	/* fake CARD_PRESENT flag */
64 65
	u32 val = readl(host->ioaddr + reg);

66
	if (unlikely((reg == SDHCI_PRESENT_STATE)
67 68
			&& gpio_is_valid(boarddata->cd_gpio))) {
		if (gpio_get_value(boarddata->cd_gpio))
69
			/* no card, if a valid gpio says so... */
70
			val &= ~SDHCI_CARD_PRESENT;
71 72 73 74 75 76 77 78 79 80
		else
			/* ... in all other cases assume card is present */
			val |= SDHCI_CARD_PRESENT;
	}

	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
81 82
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
83 84
	struct esdhc_platform_data *boarddata =
			host->mmc->parent->platform_data;
85 86

	if (unlikely((reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)
87
			&& (boarddata->cd_type == ESDHC_CD_GPIO)))
88 89 90 91 92
		/*
		 * these interrupts won't work with a custom card_detect gpio
		 */
		val &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);

93 94 95 96 97 98 99 100 101
	if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
			v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
			v &= ~SDHCI_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
	}

102 103 104
	writel(val, host->ioaddr + reg);
}

105 106 107 108 109 110 111 112 113 114 115
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
	if (unlikely(reg == SDHCI_HOST_VERSION))
		reg ^= 2;

	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
116
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
117 118 119 120 121 122 123

	switch (reg) {
	case SDHCI_TRANSFER_MODE:
		/*
		 * Postpone this write, we must do it together with a
		 * command write that is down below.
		 */
124 125 126 127 128 129 130 131 132
		if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
			v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
			v |= SDHCI_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
		}
133
		imx_data->scratchpad = val;
134 135
		return;
	case SDHCI_COMMAND:
136 137 138
		if ((host->cmd->opcode == MMC_STOP_TRANSMISSION)
			&& (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
			val |= SDHCI_CMD_ABORTCMD;
139
		writel(val << 16 | imx_data->scratchpad,
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
			host->ioaddr + SDHCI_TRANSFER_MODE);
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
	u32 new_val;

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
		/* FSL messed up here, so we can just keep those two */
		new_val = val & (SDHCI_CTRL_LED | SDHCI_CTRL_4BITBUS);
		/* ensure the endianess */
		new_val |= ESDHC_HOST_CONTROL_LE;
		/* DMA mode bits are shifted */
		new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;

		esdhc_clrset_le(host, 0xffff, new_val, reg);
		return;
	}
	esdhc_clrset_le(host, 0xff, val, reg);
172 173 174 175 176 177 178 179 180 181 182

	/*
	 * The esdhc has a design violation to SDHC spec which tells
	 * that software reset should not affect card detection circuit.
	 * But esdhc clears its SYSCTL register bits [0..2] during the
	 * software reset.  This will stop those clocks that card detection
	 * circuit relies on.  To work around it, we turn the clocks on back
	 * to keep card detection circuit functional.
	 */
	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
}

static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

	return clk_get_rate(pltfm_host->clk);
}

static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

	return clk_get_rate(pltfm_host->clk) / 256 / 16;
}

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
	struct esdhc_platform_data *boarddata =
			host->mmc->parent->platform_data;

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
		if (gpio_is_valid(boarddata->wp_gpio))
			return gpio_get_value(boarddata->wp_gpio);
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

218
static struct sdhci_ops sdhci_esdhc_ops = {
219
	.read_l = esdhc_readl_le,
220
	.read_w = esdhc_readw_le,
221
	.write_l = esdhc_writel_le,
222 223 224 225 226
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
	.set_clock = esdhc_set_clock,
	.get_max_clock = esdhc_pltfm_get_max_clock,
	.get_min_clock = esdhc_pltfm_get_min_clock,
227
	.get_ro = esdhc_pltfm_get_ro,
228 229
};

230 231 232 233 234 235 236
static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_BROKEN_ADMA
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	/* ADMA has issues. Might be fixable */
	.ops = &sdhci_esdhc_ops,
};

237 238 239 240 241 242 243 244
static irqreturn_t cd_irq(int irq, void *data)
{
	struct sdhci_host *sdhost = (struct sdhci_host *)data;

	tasklet_schedule(&sdhost->card_tasklet);
	return IRQ_HANDLED;
};

245
static int __devinit sdhci_esdhc_imx_probe(struct platform_device *pdev)
246
{
247 248 249
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
	struct esdhc_platform_data *boarddata;
250
	struct clk *clk;
251
	int err;
252
	struct pltfm_imx_data *imx_data;
253

254 255 256 257 258 259 260 261 262 263 264
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

	imx_data = kzalloc(sizeof(struct pltfm_imx_data), GFP_KERNEL);
	if (!imx_data)
		return -ENOMEM;
	pltfm_host->priv = imx_data;

265 266 267
	clk = clk_get(mmc_dev(host->mmc), NULL);
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
268 269
		err = PTR_ERR(clk);
		goto err_clk_get;
270 271 272 273
	}
	clk_enable(clk);
	pltfm_host->clk = clk;

274
	if (!cpu_is_mx25())
275 276
		host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;

277
	if (cpu_is_mx25() || cpu_is_mx35())
278
		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
279
		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK;
280

281 282 283
	if (!(cpu_is_mx25() || cpu_is_mx35() || cpu_is_mx51()))
		imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;

284
	boarddata = host->mmc->parent->platform_data;
285 286 287 288 289 290 291 292
	if (!boarddata) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		err = -EINVAL;
		goto no_board_data;
	}

	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
293 294 295
		err = gpio_request_one(boarddata->wp_gpio, GPIOF_IN, "ESDHC_WP");
		if (err) {
			dev_warn(mmc_dev(host->mmc),
296 297
				 "no write-protect pin available!\n");
			boarddata->wp_gpio = -EINVAL;
298
		}
299 300 301 302 303 304 305
	} else {
		boarddata->wp_gpio = -EINVAL;
	}

	/* card_detect */
	if (boarddata->cd_type != ESDHC_CD_GPIO)
		boarddata->cd_gpio = -EINVAL;
306

307 308
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
309 310
		err = gpio_request_one(boarddata->cd_gpio, GPIOF_IN, "ESDHC_CD");
		if (err) {
311
			dev_err(mmc_dev(host->mmc),
312 313 314 315 316 317 318 319
				"no card-detect pin available!\n");
			goto no_card_detect_pin;
		}

		err = request_irq(gpio_to_irq(boarddata->cd_gpio), cd_irq,
				 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				 mmc_hostname(host->mmc), host);
		if (err) {
320
			dev_err(mmc_dev(host->mmc), "request irq error\n");
321 322
			goto no_card_detect_irq;
		}
323
		/* fall through */
324

325 326
	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
327
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
328 329 330 331 332 333 334 335
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps = MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
336
	}
337

338 339 340 341
	err = sdhci_add_host(host);
	if (err)
		goto err_add_host;

342
	return 0;
343

344 345 346 347 348 349 350 351 352 353
err_add_host:
	if (gpio_is_valid(boarddata->cd_gpio))
		free_irq(gpio_to_irq(boarddata->cd_gpio), host);
no_card_detect_irq:
	if (gpio_is_valid(boarddata->cd_gpio))
		gpio_free(boarddata->cd_gpio);
	if (gpio_is_valid(boarddata->wp_gpio))
		gpio_free(boarddata->wp_gpio);
no_card_detect_pin:
no_board_data:
354 355
	clk_disable(pltfm_host->clk);
	clk_put(pltfm_host->clk);
356 357
err_clk_get:
	kfree(imx_data);
358 359
	sdhci_pltfm_free(pdev);
	return err;
360 361
}

362
static int __devexit sdhci_esdhc_imx_remove(struct platform_device *pdev)
363
{
364
	struct sdhci_host *host = platform_get_drvdata(pdev);
365
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
366
	struct esdhc_platform_data *boarddata = host->mmc->parent->platform_data;
367
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
368 369 370
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

	sdhci_remove_host(host, dead);
371

372
	if (gpio_is_valid(boarddata->wp_gpio))
373
		gpio_free(boarddata->wp_gpio);
374

375 376
	if (gpio_is_valid(boarddata->cd_gpio)) {
		free_irq(gpio_to_irq(boarddata->cd_gpio), host);
377 378 379
		gpio_free(boarddata->cd_gpio);
	}

380 381
	clk_disable(pltfm_host->clk);
	clk_put(pltfm_host->clk);
382
	kfree(imx_data);
383 384 385 386

	sdhci_pltfm_free(pdev);

	return 0;
387 388
}

389 390 391 392 393 394 395 396 397 398 399
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
		.owner	= THIS_MODULE,
	},
	.probe		= sdhci_esdhc_imx_probe,
	.remove		= __devexit_p(sdhci_esdhc_imx_remove),
#ifdef CONFIG_PM
	.suspend	= sdhci_pltfm_suspend,
	.resume		= sdhci_pltfm_resume,
#endif
400
};
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416

static int __init sdhci_esdhc_imx_init(void)
{
	return platform_driver_register(&sdhci_esdhc_imx_driver);
}
module_init(sdhci_esdhc_imx_init);

static void __exit sdhci_esdhc_imx_exit(void)
{
	platform_driver_unregister(&sdhci_esdhc_imx_driver);
}
module_exit(sdhci_esdhc_imx_exit);

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
MODULE_LICENSE("GPL v2");