pci_64.c 16.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Port for PPC64 David Engebretsen, IBM Corp.
 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
 * 
 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
 *   Rework, based on alpha PCI code.
 *
 *      This program is free software; you can redistribute it and/or
 *      modify it under the terms of the GNU General Public License
 *      as published by the Free Software Foundation; either version
 *      2 of the License, or (at your option) any later version.
 */

#undef DEBUG

#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/string.h>
#include <linux/init.h>
#include <linux/bootmem.h>
#include <linux/mm.h>
#include <linux/list.h>
23
#include <linux/syscalls.h>
24
#include <linux/irq.h>
25
#include <linux/vmalloc.h>
L
Linus Torvalds 已提交
26 27 28 29 30 31 32

#include <asm/processor.h>
#include <asm/io.h>
#include <asm/prom.h>
#include <asm/pci-bridge.h>
#include <asm/byteorder.h>
#include <asm/machdep.h>
33
#include <asm/ppc-pci.h>
L
Linus Torvalds 已提交
34 35 36 37 38 39

unsigned long pci_probe_only = 1;

/* pci_io_base -- the base address from which io bars are offsets.
 * This is the lowest I/O base address (so bar values are always positive),
 * and it *must* be the start of ISA space if an ISA bus exists because
40 41
 * ISA drivers use hard coded offsets.  If no ISA bus exists nothing
 * is mapped on the first 64K of IO space
L
Linus Torvalds 已提交
42
 */
43
unsigned long pci_io_base = ISA_IO_BASE;
L
Linus Torvalds 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57
EXPORT_SYMBOL(pci_io_base);

LIST_HEAD(hose_list);

static void fixup_broken_pcnet32(struct pci_dev* dev)
{
	if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
		dev->vendor = PCI_VENDOR_ID_AMD;
		pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);


58 59
static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
{
60
	const u32 *prop;
61 62
	int len;

63
	prop = of_get_property(np, name, &len);
64 65 66 67 68 69 70 71 72 73
	if (prop && len >= 4)
		return *prop;
	return def;
}

static unsigned int pci_parse_of_flags(u32 addr0)
{
	unsigned int flags = 0;

	if (addr0 & 0x02000000) {
74 75 76
		flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
		flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
		flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
77
		if (addr0 & 0x40000000)
78 79
			flags |= IORESOURCE_PREFETCH
				 | PCI_BASE_ADDRESS_MEM_PREFETCH;
80
	} else if (addr0 & 0x01000000)
81
		flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
82 83 84 85 86 87 88 89 90
	return flags;
}


static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
{
	u64 base, size;
	unsigned int flags;
	struct resource *res;
91 92
	const u32 *addrs;
	u32 i;
93 94
	int proplen;

95
	addrs = of_get_property(node, "assigned-addresses", &proplen);
96 97
	if (!addrs)
		return;
98
	pr_debug("    parse addresses (%d bytes) @ %p\n", proplen, addrs);
99 100 101 102
	for (; proplen >= 20; proplen -= 20, addrs += 5) {
		flags = pci_parse_of_flags(addrs[0]);
		if (!flags)
			continue;
103 104
		base = of_read_number(&addrs[1], 2);
		size = of_read_number(&addrs[3], 2);
105 106 107
		if (!size)
			continue;
		i = addrs[0] & 0xff;
108 109 110
		pr_debug("  base: %llx, size: %llx, i: %x\n",
			 (unsigned long long)base,
			 (unsigned long long)size, i);
111

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
			res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
		} else if (i == dev->rom_base_reg) {
			res = &dev->resource[PCI_ROM_RESOURCE];
			flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
		} else {
			printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
			continue;
		}
		res->start = base;
		res->end = base + size - 1;
		res->flags = flags;
		res->name = pci_name(dev);
	}
}

J
John Rose 已提交
128 129
struct pci_dev *of_create_pci_dev(struct device_node *node,
				 struct pci_bus *bus, int devfn)
130 131 132 133
{
	struct pci_dev *dev;
	const char *type;

134
	dev = alloc_pci_dev();
135 136
	if (!dev)
		return NULL;
137
	type = of_get_property(node, "device_type", NULL);
138 139 140
	if (type == NULL)
		type = "";

141
	pr_debug("    create device, devfn: %x, type: %s\n", devfn, type);
142

143 144 145 146 147 148 149 150 151 152 153 154
	dev->bus = bus;
	dev->sysdata = node;
	dev->dev.parent = bus->bridge;
	dev->dev.bus = &pci_bus_type;
	dev->devfn = devfn;
	dev->multifunction = 0;		/* maybe a lie? */

	dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
	dev->device = get_int_prop(node, "device-id", 0xffff);
	dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
	dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);

155
	dev->cfg_size = pci_cfg_space_size(dev);
156

157
	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus),
158 159
		dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
	dev->class = get_int_prop(node, "class-code", 0);
A
Auke Kok 已提交
160
	dev->revision = get_int_prop(node, "revision-id", 0);
161

162 163
	pr_debug("    class: 0x%x\n", dev->class);
	pr_debug("    revision: 0x%x\n", dev->revision);
164

165
	dev->current_state = 4;		/* unknown power state */
166
	dev->error_state = pci_channel_io_normal;
167
	dev->dma_mask = 0xffffffff;
168

169
	if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
170 171 172 173 174 175 176 177
		/* a PCI-PCI bridge */
		dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
		dev->rom_base_reg = PCI_ROM_ADDRESS1;
	} else if (!strcmp(type, "cardbus")) {
		dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
	} else {
		dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
		dev->rom_base_reg = PCI_ROM_ADDRESS;
178
		/* Maybe do a default OF mapping here */
179 180 181 182 183
		dev->irq = NO_IRQ;
	}

	pci_parse_of_addrs(node, dev);

184
	pr_debug("    adding to system ...\n");
185

186 187 188 189
	pci_device_add(dev, bus);

	return dev;
}
J
John Rose 已提交
190
EXPORT_SYMBOL(of_create_pci_dev);
191

192 193
static void __devinit __of_scan_bus(struct device_node *node,
				    struct pci_bus *bus, int rescan_existing)
194
{
195
	struct device_node *child;
196
	const u32 *reg;
197 198 199
	int reglen, devfn;
	struct pci_dev *dev;

200 201
	pr_debug("of_scan_bus(%s) bus no %d... \n",
		 node->full_name, bus->number);
202

203
	/* Scan direct children */
204
	for_each_child_of_node(node, child) {
205
		pr_debug("  * %s\n", child->full_name);
206
		reg = of_get_property(child, "reg", &reglen);
207 208 209
		if (reg == NULL || reglen < 20)
			continue;
		devfn = (reg[0] >> 8) & 0xff;
210

211 212 213 214
		/* create a new pci_dev for this device */
		dev = of_create_pci_dev(child, bus, devfn);
		if (!dev)
			continue;
215
		pr_debug("    dev header type: %x\n", dev->hdr_type);
216 217
	}

218 219 220 221 222 223
	/* Apply all fixups necessary. We don't fixup the bus "self"
	 * for an existing bridge that is being rescanned
	 */
	if (!rescan_existing)
		pcibios_setup_bus_self(bus);
	pcibios_setup_bus_devices(bus);
224

225 226
	/* Now scan child busses */
	list_for_each_entry(dev, &bus->devices, bus_list) {
227
		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
228 229 230 231 232
		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) {
			struct device_node *child = pci_device_to_OF_node(dev);
			if (dev)
				of_scan_pci_bridge(child, dev);
		}
233 234
	}
}
235 236 237 238 239 240 241 242 243 244 245 246 247 248

void __devinit of_scan_bus(struct device_node *node,
			   struct pci_bus *bus)
{
	__of_scan_bus(node, bus, 0);
}
EXPORT_SYMBOL_GPL(of_scan_bus);

void __devinit of_rescan_bus(struct device_node *node,
			     struct pci_bus *bus)
{
	__of_scan_bus(node, bus, 1);
}
EXPORT_SYMBOL_GPL(of_rescan_bus);
249

J
John Rose 已提交
250
void __devinit of_scan_pci_bridge(struct device_node *node,
251
				  struct pci_dev *dev)
252 253
{
	struct pci_bus *bus;
254
	const u32 *busrange, *ranges;
255 256 257 258 259
	int len, i, mode;
	struct resource *res;
	unsigned int flags;
	u64 size;

260
	pr_debug("of_scan_pci_bridge(%s)\n", node->full_name);
261

262
	/* parse bus-range property */
263
	busrange = of_get_property(node, "bus-range", &len);
264
	if (busrange == NULL || len != 8) {
265
		printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
266 267 268
		       node->full_name);
		return;
	}
269
	ranges = of_get_property(node, "ranges", &len);
270
	if (ranges == NULL) {
271
		printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
		       node->full_name);
		return;
	}

	bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
	if (!bus) {
		printk(KERN_ERR "Failed to create pci bus for %s\n",
		       node->full_name);
		return;
	}

	bus->primary = dev->bus->number;
	bus->subordinate = busrange[1];
	bus->bridge_ctl = 0;
	bus->sysdata = node;

	/* parse ranges property */
	/* PCI #address-cells == 3 and #size-cells == 2 always */
	res = &dev->resource[PCI_BRIDGE_RESOURCES];
	for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
		res->flags = 0;
		bus->resource[i] = res;
		++res;
	}
	i = 1;
	for (; len >= 32; len -= 32, ranges += 8) {
		flags = pci_parse_of_flags(ranges[0]);
299
		size = of_read_number(&ranges[6], 2);
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
		if (flags == 0 || size == 0)
			continue;
		if (flags & IORESOURCE_IO) {
			res = bus->resource[0];
			if (res->flags) {
				printk(KERN_ERR "PCI: ignoring extra I/O range"
				       " for bridge %s\n", node->full_name);
				continue;
			}
		} else {
			if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
				printk(KERN_ERR "PCI: too many memory ranges"
				       " for bridge %s\n", node->full_name);
				continue;
			}
			res = bus->resource[i];
			++i;
		}
318
		res->start = of_read_number(&ranges[1], 2);
319 320 321 322 323
		res->end = res->start + size - 1;
		res->flags = flags;
	}
	sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
		bus->number);
324
	pr_debug("    bus name: %s\n", bus->name);
325 326 327 328

	mode = PCI_PROBE_NORMAL;
	if (ppc_md.pci_probe_mode)
		mode = ppc_md.pci_probe_mode(bus);
329
	pr_debug("    probe mode: %d\n", mode);
330

331 332 333 334 335
	if (mode == PCI_PROBE_DEVTREE)
		of_scan_bus(node, bus);
	else if (mode == PCI_PROBE_NORMAL)
		pci_scan_child_bus(bus);
}
J
John Rose 已提交
336
EXPORT_SYMBOL(of_scan_pci_bridge);
337

J
John Rose 已提交
338
void __devinit scan_phb(struct pci_controller *hose)
339 340
{
	struct pci_bus *bus;
341
	struct device_node *node = hose->dn;
342
	int mode;
343

344 345
	pr_debug("PCI: Scanning PHB %s\n",
		 node ? node->full_name : "<NO NAME>");
346

347
	/* Create an empty bus for the toplevel */
348
	bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, node);
349 350 351 352 353 354 355 356
	if (bus == NULL) {
		printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
		       hose->global_number);
		return;
	}
	bus->secondary = hose->first_busno;
	hose->bus = bus;

357
	/* Get some IO space for the new PHB */
358
	pcibios_map_io_space(bus);
359

360
	/* Wire up PHB bus resources */
361
	pcibios_setup_phb_resources(hose);
362

363
	/* Get probe mode and perform scan */
364
	mode = PCI_PROBE_NORMAL;
365
	if (node && ppc_md.pci_probe_mode)
366
		mode = ppc_md.pci_probe_mode(bus);
367
	pr_debug("    probe mode: %d\n", mode);
368 369 370 371
	if (mode == PCI_PROBE_DEVTREE) {
		bus->subordinate = hose->last_busno;
		of_scan_bus(node, bus);
	}
372

373 374 375 376
	if (mode == PCI_PROBE_NORMAL)
		hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
}

L
Linus Torvalds 已提交
377 378 379 380
static int __init pcibios_init(void)
{
	struct pci_controller *hose, *tmp;

381 382
	printk(KERN_INFO "PCI: Probing PCI hardware\n");

383
	/* For now, override phys_mem_access_prot. If we need it,g
L
Linus Torvalds 已提交
384 385 386 387
	 * later, we may move that initialization to each ppc_md
	 */
	ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;

388 389
	if (pci_probe_only)
		ppc_pci_flags |= PPC_PCI_PROBE_ONLY;
L
Linus Torvalds 已提交
390

391 392 393 394 395
	/* On ppc64, we always enable PCI domains and we keep domain 0
	 * backward compatible in /proc for video cards
	 */
	ppc_pci_flags |= PPC_PCI_ENABLE_PROC_DOMAINS | PPC_PCI_COMPAT_DOMAIN_0;

L
Linus Torvalds 已提交
396
	/* Scan all of the recorded PCI controllers.  */
397
	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
398
		scan_phb(hose);
399 400
		pci_bus_add_devices(hose->bus);
	}
L
Linus Torvalds 已提交
401

402 403
	/* Call common code to handle resource allocation */
	pcibios_resource_survey();
L
Linus Torvalds 已提交
404

405
	printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
L
Linus Torvalds 已提交
406 407 408 409 410 411

	return 0;
}

subsys_initcall(pcibios_init);

412 413 414
#ifdef CONFIG_HOTPLUG

int pcibios_unmap_io_space(struct pci_bus *bus)
L
Linus Torvalds 已提交
415
{
416
	struct pci_controller *hose;
L
Linus Torvalds 已提交
417

418
	WARN_ON(bus == NULL);
419

420 421 422 423 424 425 426 427 428
	/* If this is not a PHB, we only flush the hash table over
	 * the area mapped by this bridge. We don't play with the PTE
	 * mappings since we might have to deal with sub-page alignemnts
	 * so flushing the hash table is the only sane way to make sure
	 * that no hash entries are covering that removed bridge area
	 * while still allowing other busses overlapping those pages
	 */
	if (bus->self) {
		struct resource *res = bus->resource[0];
L
Linus Torvalds 已提交
429

430 431
		pr_debug("IO unmapping for PCI-PCI bridge %s\n",
			 pci_name(bus->self));
432

433
		__flush_hash_table_range(&init_mm, res->start + _IO_BASE,
434
					 res->end + _IO_BASE + 1);
435 436
		return 0;
	}
L
Linus Torvalds 已提交
437

438 439
	/* Get the host bridge */
	hose = pci_bus_to_host(bus);
L
Linus Torvalds 已提交
440

441 442 443
	/* Check if we have IOs allocated */
	if (hose->io_base_alloc == 0)
		return 0;
444

445 446
	pr_debug("IO unmapping for PHB %s\n", hose->dn->full_name);
	pr_debug("  alloc=0x%p\n", hose->io_base_alloc);
L
Linus Torvalds 已提交
447

448 449
	/* This is a PHB, we fully unmap the IO area */
	vunmap(hose->io_base_alloc);
L
Linus Torvalds 已提交
450

451
	return 0;
L
Linus Torvalds 已提交
452
}
453
EXPORT_SYMBOL_GPL(pcibios_unmap_io_space);
L
Linus Torvalds 已提交
454

455
#endif /* CONFIG_HOTPLUG */
L
Linus Torvalds 已提交
456

457
int __devinit pcibios_map_io_space(struct pci_bus *bus)
L
Linus Torvalds 已提交
458
{
459 460 461 462 463
	struct vm_struct *area;
	unsigned long phys_page;
	unsigned long size_page;
	unsigned long io_virt_offset;
	struct pci_controller *hose;
464

465
	WARN_ON(bus == NULL);
466

467 468 469 470
	/* If this not a PHB, nothing to do, page tables still exist and
	 * thus HPTEs will be faulted in when needed
	 */
	if (bus->self) {
471 472 473 474 475
		pr_debug("IO mapping for PCI-PCI bridge %s\n",
			 pci_name(bus->self));
		pr_debug("  virt=0x%016lx...0x%016lx\n",
			 bus->resource[0]->start + _IO_BASE,
			 bus->resource[0]->end + _IO_BASE);
476
		return 0;
L
Linus Torvalds 已提交
477 478
	}

479 480 481 482
	/* Get the host bridge */
	hose = pci_bus_to_host(bus);
	phys_page = _ALIGN_DOWN(hose->io_base_phys, PAGE_SIZE);
	size_page = _ALIGN_UP(hose->pci_io_size, PAGE_SIZE);
L
Linus Torvalds 已提交
483

484 485
	/* Make sure IO area address is clear */
	hose->io_base_alloc = NULL;
L
Linus Torvalds 已提交
486

487 488 489
	/* If there's no IO to map on that bus, get away too */
	if (hose->pci_io_size == 0 || hose->io_base_phys == 0)
		return 0;
L
Linus Torvalds 已提交
490

491 492 493 494 495 496 497 498 499 500 501 502 503
	/* Let's allocate some IO space for that guy. We don't pass
	 * VM_IOREMAP because we don't care about alignment tricks that
	 * the core does in that case. Maybe we should due to stupid card
	 * with incomplete address decoding but I'd rather not deal with
	 * those outside of the reserved 64K legacy region.
	 */
	area = __get_vm_area(size_page, 0, PHB_IO_BASE, PHB_IO_END);
	if (area == NULL)
		return -ENOMEM;
	hose->io_base_alloc = area->addr;
	hose->io_base_virt = (void __iomem *)(area->addr +
					      hose->io_base_phys - phys_page);

504 505 506 507 508
	pr_debug("IO mapping for PHB %s\n", hose->dn->full_name);
	pr_debug("  phys=0x%016lx, virt=0x%p (alloc=0x%p)\n",
		 hose->io_base_phys, hose->io_base_virt, hose->io_base_alloc);
	pr_debug("  size=0x%016lx (alloc=0x%016lx)\n",
		 hose->pci_io_size, size_page);
509 510 511 512 513 514 515 516 517 518 519

	/* Establish the mapping */
	if (__ioremap_at(phys_page, area->addr, size_page,
			 _PAGE_NO_CACHE | _PAGE_GUARDED) == NULL)
		return -ENOMEM;

	/* Fixup hose IO resource */
	io_virt_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
	hose->io_resource.start += io_virt_offset;
	hose->io_resource.end += io_virt_offset;

520 521
	pr_debug("  hose->io_resource=0x%016lx...0x%016lx\n",
		 hose->io_resource.start, hose->io_resource.end);
L
Linus Torvalds 已提交
522 523 524

	return 0;
}
525
EXPORT_SYMBOL_GPL(pcibios_map_io_space);
L
Linus Torvalds 已提交
526

527
unsigned long pci_address_to_pio(phys_addr_t address)
528 529 530 531 532
{
	struct pci_controller *hose, *tmp;

	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
		if (address >= hose->io_base_phys &&
533 534
		    address < (hose->io_base_phys + hose->pci_io_size)) {
			unsigned long base =
535
				(unsigned long)hose->io_base_virt - _IO_BASE;
536 537
			return base + (address - hose->io_base_phys);
		}
538 539 540 541 542
	}
	return (unsigned int)-1;
}
EXPORT_SYMBOL_GPL(pci_address_to_pio);

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562

#define IOBASE_BRIDGE_NUMBER	0
#define IOBASE_MEMORY		1
#define IOBASE_IO		2
#define IOBASE_ISA_IO		3
#define IOBASE_ISA_MEM		4

long sys_pciconfig_iobase(long which, unsigned long in_bus,
			  unsigned long in_devfn)
{
	struct pci_controller* hose;
	struct list_head *ln;
	struct pci_bus *bus = NULL;
	struct device_node *hose_node;

	/* Argh ! Please forgive me for that hack, but that's the
	 * simplest way to get existing XFree to not lockup on some
	 * G5 machines... So when something asks for bus 0 io base
	 * (bus 0 is HT root), we return the AGP one instead.
	 */
563 564 565 566 567
	if (in_bus == 0 && machine_is_compatible("MacRISC4")) {
		struct device_node *agp;

		agp = of_find_compatible_node(NULL, NULL, "u3-agp");
		if (agp)
568
			in_bus = 0xf0;
569 570
		of_node_put(agp);
	}
571 572 573 574 575 576 577

	/* That syscall isn't quite compatible with PCI domains, but it's
	 * used on pre-domains setup. We return the first match
	 */

	for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
		bus = pci_bus_b(ln);
578
		if (in_bus >= bus->number && in_bus <= bus->subordinate)
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
			break;
		bus = NULL;
	}
	if (bus == NULL || bus->sysdata == NULL)
		return -ENODEV;

	hose_node = (struct device_node *)bus->sysdata;
	hose = PCI_DN(hose_node)->phb;

	switch (which) {
	case IOBASE_BRIDGE_NUMBER:
		return (long)hose->first_busno;
	case IOBASE_MEMORY:
		return (long)hose->pci_mem_offset;
	case IOBASE_IO:
		return (long)hose->io_base_phys;
	case IOBASE_ISA_IO:
		return (long)isa_io_base;
	case IOBASE_ISA_MEM:
		return -EINVAL;
	}

	return -EOPNOTSUPP;
}
A
Anton Blanchard 已提交
603 604 605 606 607 608 609 610 611

#ifdef CONFIG_NUMA
int pcibus_to_node(struct pci_bus *bus)
{
	struct pci_controller *phb = pci_bus_to_host(bus);
	return phb->node;
}
EXPORT_SYMBOL(pcibus_to_node);
#endif