dm9161.c 16.8 KB
Newer Older
D
dzzxzz@gmail.com 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * File      : dm9161.c
 * This file is part of RT-Thread RTOS
 * COPYRIGHT (C) 2009 - 2012, RT-Thread Development Team
 *
 * The license and distribution terms for this file may be
 * found in the file LICENSE in this distribution or at
 * http://www.rt-thread.org/license/LICENSE
 *
 * Change Logs:
 * Date           Author       Notes
 */

D
 
dennis.zhang.os@gmail.com 已提交
14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include <rtthread.h>
#include <netif/ethernetif.h>

#include "dm9161.h"
#include <sep4020.h>
#include "mii.h"

#define SPEED_10    10
#define SPEED_100   100
#define SPEED_1000  1000
/* Duplex, half or full. */
#define DUPLEX_HALF		0x00
#define DUPLEX_FULL		0x01

/*
 * Davicom dm9161EP driver
 *
 * IRQ_LAN connects to EINT7(GPF7)
 * nLAN_CS connects to nGCS4
 */

/* #define dm9161_DEBUG		1 */
#if DM9161_DEBUG
#define DM9161_TRACE	rt_kprintf
#else
#define DM9161_TRACE(...)
#endif

/*
 * dm9161 interrupt line is connected to PF7
 */
//--------------------------------------------------------

#define DM9161_PHY          0x40    /* PHY address 0x01 */

#define MAX_ADDR_LEN 6
enum DM9161_PHY_mode
{
    DM9161_10MHD = 0, DM9161_100MHD = 1,
    DM9161_10MFD = 4, DM9161_100MFD = 5,
    DM9161_AUTO  = 8, DM9161_1M_HPNA = 0x10
};

enum DM9161_TYPE
{
    TYPE_DM9161,
};

struct rt_dm9161_eth
{
    /* inherit from ethernet device */
    struct eth_device parent;

    enum DM9161_TYPE type;
	enum DM9161_PHY_mode mode;

    rt_uint8_t imr_all;
	rt_uint8_t phy_addr;

	rt_uint32_t tx_index;

    rt_uint8_t packet_cnt;                  /* packet I or II */
    rt_uint16_t queue_packet_len;           /* queued packet (packet II) */

    /* interface address info. */
    rt_uint8_t  dev_addr[MAX_ADDR_LEN];		/* hw address	*/
};
static struct rt_dm9161_eth dm9161_device;
static struct rt_semaphore sem_ack, sem_lock;

void rt_dm9161_isr(int irqno);

static void udelay(unsigned long ns)
{
	unsigned long i;
D
dzzxzz@gmail.com 已提交
89 90

	while (ns--)
D
 
dennis.zhang.os@gmail.com 已提交
91 92
	{
		i = 100;
D
dzzxzz@gmail.com 已提交
93
		while (i--);
D
 
dennis.zhang.os@gmail.com 已提交
94 95 96 97 98
	}
}

static __inline unsigned long sep_emac_read(unsigned int reg)
{
D
dzzxzz@gmail.com 已提交
99 100
	void __iomem *emac_base = (void __iomem *)reg;

D
 
dennis.zhang.os@gmail.com 已提交
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	return read_reg(emac_base);
}
 
/*
* Write to a EMAC register.
*/
static __inline void sep_emac_write(unsigned int reg, unsigned long value)
{
	void __iomem *emac_base = (void __iomem *)reg;
 
	write_reg(emac_base,value);
}

  
/* ........................... PHY INTERFACE ........................... */
/*         CAN DO MAC CONFIGRATION
* Enable the MDIO bit in MAC control register
* When not called from an interrupt-handler, access to the PHY must be
*  protected by a spinlock.
*/
static void enable_mdi(void)           //need think more
{
	unsigned long ctl;
D
dzzxzz@gmail.com 已提交
124

D
 
dennis.zhang.os@gmail.com 已提交
125 126
	ctl = sep_emac_read(MAC_CTRL);
	sep_emac_write(MAC_CTRL, ctl&(~0x3));    /* enable management port */
D
dzzxzz@gmail.com 已提交
127

D
 
dennis.zhang.os@gmail.com 已提交
128 129 130 131 132 133 134 135 136 137 138 139
	return;
}

/*          CANNOT DO MAC CONFIGRATION
* Disable the MDIO bit in the MAC control register
*/
static void disable_mdi(void)
{
	unsigned long ctl;
  
	ctl = sep_emac_read(MAC_CTRL);
	sep_emac_write(MAC_CTRL, ctl|(0x3));    /* disable management port */
D
dzzxzz@gmail.com 已提交
140

D
 
dennis.zhang.os@gmail.com 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
	return;
}

/*
* Wait until the PHY operation is complete.
*/
static __inline void sep_phy_wait(void) 
{
	unsigned long timeout = 2;

	while ((sep_emac_read(MAC_MII_STATUS) & 0x2)) 
	{
		timeout--;
		if (!timeout) 
		{
			EOUT("sep_ether: MDIO timeout\n");
			break;
		}		
	}
D
dzzxzz@gmail.com 已提交
160

D
 
dennis.zhang.os@gmail.com 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	return;
}
 
/*
* Write value to the a PHY register
* Note: MDI interface is assumed to already have been enabled.
*/
static void write_phy(unsigned char phy_addr, unsigned char address, unsigned int value)
{
	unsigned short mii_txdata;
	
	mii_txdata = value;
	sep_emac_write(MAC_MII_ADDRESS,(unsigned long)(address<<8) | phy_addr);
	sep_emac_write(MAC_MII_TXDATA ,mii_txdata);
	sep_emac_write(MAC_MII_CMD ,0x4);
	udelay(40);

	sep_phy_wait();
D
dzzxzz@gmail.com 已提交
179

D
 
dennis.zhang.os@gmail.com 已提交
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
	return;	
}
 
/*
* Read value stored in a PHY register.
* Note: MDI interface is assumed to already have been enabled.
*/
static void read_phy(unsigned char phy_addr, unsigned char address, unsigned int *value)
{
	unsigned short mii_rxdata;
//	unsigned long mii_status;
	
	sep_emac_write(MAC_MII_ADDRESS,(unsigned long)(address<<8) | phy_addr);
	sep_emac_write(MAC_MII_CMD ,0x2);
	udelay(40);
	sep_phy_wait();
		
	mii_rxdata = sep_emac_read(MAC_MII_RXDATA);
	*value =  mii_rxdata;

D
dzzxzz@gmail.com 已提交
200 201
	return;
}
D
 
dennis.zhang.os@gmail.com 已提交
202 203 204 205

/* interrupt service routine */
void rt_dm9161_isr(int irqno)
{
D
dzzxzz@gmail.com 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	unsigned long intstatus;
	rt_uint32_t address;

 	mask_irq(INTSRC_MAC);
	intstatus = sep_emac_read(MAC_INTSRC);

	sep_emac_write(MAC_INTSRC,intstatus);
	
	/*Receive complete*/
	if(intstatus & 0x04)
	{
		eth_device_ready(&(dm9161_device.parent));
	}
	/*Receive error*/
	else if(intstatus & 0x08)
	{
		rt_kprintf("Receive error\n");
	}
	/*Transmit complete*/
	else if(intstatus & 0x03)
	{
			if(dm9161_device.tx_index == 0)
D
 
dennis.zhang.os@gmail.com 已提交
228 229 230 231 232 233 234
				address = (MAC_TX_BD +(MAX_TX_DESCR-2)*8);
			else if(dm9161_device.tx_index == 1) 
				address = (MAC_TX_BD +(MAX_TX_DESCR-1)*8);
			else 
				address = (MAC_TX_BD + dm9161_device.tx_index*8-16);
			//printk("free tx skb 0x%x in inter!!\n",lp->txBuffIndex);	
			sep_emac_write(address,0x0);
D
dzzxzz@gmail.com 已提交
235 236 237 238 239
	}
	else if (intstatus & 0x10)
	{
		rt_kprintf("ROVER ERROR\n");
	}
D
 
dennis.zhang.os@gmail.com 已提交
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266

	while(intstatus)
	{
		sep_emac_write(MAC_INTSRC,intstatus);
		intstatus = sep_emac_read(MAC_INTSRC);
	}

	unmask_irq(INTSRC_MAC);
}

static rt_err_t update_mac_address()
{
	rt_uint32_t lo,hi;
	hi = sep_emac_read(MAC_ADDR1);
	lo = sep_emac_read(MAC_ADDR0);
	DBOUT("Before MAC: hi=%x lo=%x\n",hi,lo);

	sep_emac_write(MAC_ADDR0,(dm9161_device.dev_addr[2] << 24) | (dm9161_device.dev_addr[3] << 16) | (dm9161_device.dev_addr[4] << 8) | (dm9161_device.dev_addr[5]));
	sep_emac_write(MAC_ADDR1,dm9161_device.dev_addr[1]|(dm9161_device.dev_addr[0]<<8));

	hi = sep_emac_read(MAC_ADDR1);
	lo = sep_emac_read(MAC_ADDR0);
	DBOUT("After MAC: hi=%x lo=%x\n",hi,lo);

	return RT_EOK;
}

D
dzzxzz@gmail.com 已提交
267
static int mii_link_ok(unsigned long phy_id)
D
 
dennis.zhang.os@gmail.com 已提交
268 269 270 271 272 273 274
{
	/* first, a dummy read, needed to latch some MII phys */
	unsigned int value;

	read_phy(phy_id, MII_BMSR,&value);
	if (value & BMSR_LSTATUS)
		return 1;
D
dzzxzz@gmail.com 已提交
275

D
 
dennis.zhang.os@gmail.com 已提交
276 277 278 279 280 281 282 283
	return 0;
}

static void update_link_speed(unsigned short phy_addr)
{
	unsigned int bmsr, bmcr, lpa, mac_cfg;
	unsigned int speed, duplex;

D
dzzxzz@gmail.com 已提交
284
	if (!mii_link_ok(phy_addr))
D
 
dennis.zhang.os@gmail.com 已提交
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	{
		EOUT("Link Down\n");
		//goto result;
	}

	read_phy(phy_addr,MII_BMSR,&bmsr);
	read_phy(phy_addr,MII_BMCR,&bmcr);

	if (bmcr & BMCR_ANENABLE)                /* AutoNegotiation is enabled */
	{                         
		if (!(bmsr & BMSR_ANEGCOMPLETE))              /* Do nothing - another interrupt generated when negotiation complete */
			goto result;              

		read_phy(phy_addr, MII_LPA, &lpa);
		
		if ((lpa & LPA_100FULL) || (lpa & LPA_100HALF)) 
			speed = SPEED_100;
		else 
			speed = SPEED_10;
			
		if ((lpa & LPA_100FULL) || (lpa & LPA_10FULL)) 
			duplex = DUPLEX_FULL;
		else 
			duplex = DUPLEX_HALF;
	} 
	else 
	{
		speed = (bmcr & BMCR_SPEED100) ? SPEED_100 : SPEED_10;
		duplex = (bmcr & BMCR_FULLDPLX) ? DUPLEX_FULL : DUPLEX_HALF;
D
dzzxzz@gmail.com 已提交
314
	}
D
 
dennis.zhang.os@gmail.com 已提交
315
 
D
dzzxzz@gmail.com 已提交
316
	/* Update the MAC */
D
 
dennis.zhang.os@gmail.com 已提交
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	mac_cfg = sep_emac_read(MAC_CTRL);
	if (speed == SPEED_100) 
	{
		mac_cfg |= 0x800;			/* set speed 100 M */
		//bmcr &=(~0x2000);
		//write_phy(lp->phy_address, MII_BMCR, bmcr); //将dm9161的速度设为10M
		if (duplex == DUPLEX_FULL)              /* 100 Full Duplex */
			mac_cfg |= 0x400;
		else                                    /* 100 Half Duplex */
			mac_cfg &= (~0x400);
	} 
	else 
	{
		mac_cfg &= (~0x800);             /* set speed 10 M */
		
		if (duplex == DUPLEX_FULL)              /* 10 Full Duplex */
			mac_cfg |= 0x400;
		else                                /* 10 Half Duplex */
			mac_cfg &= (~0x400);
	}
	
	sep_emac_write(MAC_CTRL, mac_cfg);
	rt_kprintf("Link now %i M-%s\n",  speed, (duplex == DUPLEX_FULL) ? "FullDuplex" : "HalfDuplex");
			
result:
	mac_cfg = sep_emac_read(MAC_CTRL);
	DBOUT("After mac_cfg=%d\n",mac_cfg);
D
dzzxzz@gmail.com 已提交
344
	
D
 
dennis.zhang.os@gmail.com 已提交
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	return;
}

static rt_err_t rt_dm9161_open(rt_device_t dev, rt_uint16_t oflag);
/* RT-Thread Device Interface */
/* initialize the interface */
static rt_err_t rt_dm9161_init(rt_device_t dev)
{
	unsigned int phyid1, phyid2;
	int detected = -1;
	unsigned long phy_id;
	unsigned short phy_address = 0;

	while ((detected != 0) && (phy_address < 32)) 
	{
		/* Read the PHY ID registers */
		enable_mdi();
		read_phy(phy_address, MII_PHYSID1, &phyid1);
		read_phy(phy_address, MII_PHYSID2, &phyid2);
	
		disable_mdi();

		phy_id = (phyid1 << 16) | (phyid2 & 0xfff0);
		switch (phy_id) 
		{
			case MII_DM9161_ID:		/* Davicom 9161: PHY_ID1 = 0x181, PHY_ID2 = B881 */
			case MII_DM9161A_ID:		/* Davicom 9161A: PHY_ID1 = 0x181, PHY_ID2 = B8A0 */
			case MII_RTL8201_ID:		/* Realtek RTL8201: PHY_ID1 = 0, PHY_ID2 = 0x8201 */
			case MII_BCM5221_ID:		/* Broadcom BCM5221: PHY_ID1 = 0x40, PHY_ID2 = 0x61e0 */
			case MII_DP83847_ID:		/* National Semiconductor DP83847:  */
			case MII_AC101L_ID:		/* Altima AC101L: PHY_ID1 = 0x22, PHY_ID2 = 0x5520 */
			case MII_KS8721_ID:		/* Micrel KS8721: PHY_ID1 = 0x22, PHY_ID2 = 0x1610 */
			{
				enable_mdi();
				#warning SHOULD SET MAC ADDR
				//get_mac_address(dev);		/* Get ethernet address and store it in dev->dev_addr */
				update_mac_address();	/* Program ethernet address into MAC */
			
				//用哈希寄存器比较当前群播地址,全双工,添加CRC校验,短数据帧进行填充
				sep_emac_write(MAC_CTRL, 0xa413);
				#warning SHOULD DETERMIN LINK SPEED
				update_link_speed(phy_address);
				dm9161_device.phy_addr = phy_address;
				disable_mdi();
				break;
			}
				
		}

		phy_address++;
	}

	rt_dm9161_open(dev,0);

D
dzzxzz@gmail.com 已提交
399
	return RT_EOK;
D
 
dennis.zhang.os@gmail.com 已提交
400 401 402 403 404 405 406
}

/* ................................ MAC ................................ */

/*
 * Initialize and start the Receiver and Transmit subsystems
 */
D
dzzxzz@gmail.com 已提交
407
static void sepether_start(void)
D
 
dennis.zhang.os@gmail.com 已提交
408 409 410
{
	int i;
	unsigned int tempaddr;
D
dzzxzz@gmail.com 已提交
411 412 413 414
 
	sep_emac_write(MAC_TXBD_NUM,MAX_TX_DESCR);

	//初始化发送和接收描述符
D
 
dennis.zhang.os@gmail.com 已提交
415 416 417
	for (i = 0; i < MAX_TX_DESCR; i++)
	{
		tempaddr=(MAC_TX_BD+i*8);
D
dzzxzz@gmail.com 已提交
418 419 420
		sep_emac_write(tempaddr,0);
		tempaddr=(MAC_TX_BD+i*8+4);
		sep_emac_write(tempaddr,0);
D
 
dennis.zhang.os@gmail.com 已提交
421 422 423
	}
	for (i = 0; i < MAX_RX_DESCR; i++)
	{
D
dzzxzz@gmail.com 已提交
424 425 426 427
		tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8);
		sep_emac_write(tempaddr,0);
		tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8+4);
		sep_emac_write(tempaddr,0);
D
 
dennis.zhang.os@gmail.com 已提交
428
	}
D
dzzxzz@gmail.com 已提交
429

D
 
dennis.zhang.os@gmail.com 已提交
430 431 432
	for (i = 0; i < MAX_RX_DESCR; i++) 
	{
		tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8);
D
dzzxzz@gmail.com 已提交
433 434
		sep_emac_write(tempaddr,0xc000);
		tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8+4);
D
 
dennis.zhang.os@gmail.com 已提交
435 436 437 438 439 440 441 442 443
		sep_emac_write(tempaddr,ESRAM_BASE+ MAX_TX_DESCR*0x600+i*0x600);
	}

	/* Set the Wrap bit on the last descriptor */
	tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8-8);
	sep_emac_write(tempaddr,0xe000);

	for (i = 0; i < MAX_TX_DESCR; i++) 
	{
D
dzzxzz@gmail.com 已提交
444 445 446 447
		tempaddr=(MAC_TX_BD+i*8);
		sep_emac_write(tempaddr,0x0);
		tempaddr=(MAC_TX_BD+i*8+4);
		sep_emac_write(tempaddr,ESRAM_BASE+i*0x600);
D
 
dennis.zhang.os@gmail.com 已提交
448 449 450 451 452 453 454 455
	}
	
	return;
}

static rt_err_t rt_dm9161_open(rt_device_t dev, rt_uint16_t oflag)
{
	unsigned int dsintr;
D
dzzxzz@gmail.com 已提交
456

D
 
dennis.zhang.os@gmail.com 已提交
457
	enable_mdi();
D
dzzxzz@gmail.com 已提交
458
	mask_irq(28);
D
 
dennis.zhang.os@gmail.com 已提交
459

D
dzzxzz@gmail.com 已提交
460 461 462
	sep_emac_write(MAC_INTMASK,0x0);  //首先屏蔽中断

	sepether_start();
D
 
dennis.zhang.os@gmail.com 已提交
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

	/* Enable PHY interrupt */
	*(volatile unsigned long*)GPIO_PORTA_DIR |= 0x0080 ;          //1 stands for in
	*(volatile unsigned long*)GPIO_PORTA_SEL |= 0x0080 ;       //for common use
	*(volatile unsigned long*)GPIO_PORTA_INCTL |= 0x0080;      //中断输入方式
	*(volatile unsigned long*)GPIO_PORTA_INTRCTL |= (0x3UL<<14);    //中断类型为低电平解发
	*(volatile unsigned long*)GPIO_PORTA_INTRCLR |= 0x0080;    //清除中断
	*(volatile unsigned long*)GPIO_PORTA_INTRCLR = 0x0000;          //清除中断

	rt_hw_interrupt_install(INTSRC_MAC, rt_dm9161_isr, RT_NULL);
	enable_irq(INTSRC_EXINT7);


	read_phy(dm9161_device.phy_addr, MII_DSINTR_REG, &dsintr);
	dsintr = dsintr & ~0xf00;		/* clear bits 8..11 */
	write_phy(dm9161_device.phy_addr, MII_DSINTR_REG, dsintr);

	update_link_speed(dm9161_device.phy_addr);
	
	
	/************************************************************************************/
	/* Enable MAC interrupts */
	sep_emac_write(MAC_INTMASK,0xff);  //open中断
D
dzzxzz@gmail.com 已提交
486
	sep_emac_write(MAC_INTSRC,0xff);   //clear all mac irq
D
 
dennis.zhang.os@gmail.com 已提交
487 488 489 490
	unmask_irq(28);
	disable_mdi();
	
	rt_kprintf("SEP4020 ethernet interface open!\n\r");
D
dzzxzz@gmail.com 已提交
491 492

	return RT_EOK;
D
 
dennis.zhang.os@gmail.com 已提交
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
}

static rt_err_t rt_dm9161_close(rt_device_t dev)
{
	rt_kprintf("SEP4020 ethernet interface close!\n\r");
	
	/* Disable Receiver and Transmitter */
	disable_mdi();
	#warning disable ether;
	
//	INT_ENABLE(28);
	/* Disable PHY interrupt */
//	disable_phyirq(dev);
	
	/* Disable MAC interrupts */
	sep_emac_write(MAC_INTMASK,0);  //屏蔽中断

//	INT_DISABLE(28);
	
D
dzzxzz@gmail.com 已提交
512
	return RT_EOK;
D
 
dennis.zhang.os@gmail.com 已提交
513 514 515 516
}

static rt_size_t rt_dm9161_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
{
D
dzzxzz@gmail.com 已提交
517 518 519
	rt_set_errno(-RT_ENOSYS);

	return 0;
D
 
dennis.zhang.os@gmail.com 已提交
520 521 522 523
}

static rt_size_t rt_dm9161_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
{
D
dzzxzz@gmail.com 已提交
524 525 526
	rt_set_errno(-RT_ENOSYS);

	return 0;
D
 
dennis.zhang.os@gmail.com 已提交
527 528 529 530
}

static rt_err_t rt_dm9161_control(rt_device_t dev, rt_uint8_t cmd, void *args)
{
D
dzzxzz@gmail.com 已提交
531
	return RT_EOK;
D
 
dennis.zhang.os@gmail.com 已提交
532 533 534 535 536 537 538 539 540 541 542 543
}

/* ethernet device interface */
/* transmit packet. */
rt_err_t rt_dm9161_tx( rt_device_t dev, struct pbuf* p)
{
	rt_uint8_t i;
	rt_uint32_t length = 0;
	struct pbuf *q;
	unsigned long  address;
	unsigned long tmp_tx_bd;

D
dzzxzz@gmail.com 已提交
544 545
	/* lock DM9000 device */
//	rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
D
 
dennis.zhang.os@gmail.com 已提交
546

D
dzzxzz@gmail.com 已提交
547 548
	/* disable dm9000a interrupt */
	#warning SHOULD DISABLE INTEERUPT?
D
 
dennis.zhang.os@gmail.com 已提交
549 550

	/*Search for available BD*/
D
dzzxzz@gmail.com 已提交
551
	for (i = 0;i<MAX_TX_DESCR;)
D
 
dennis.zhang.os@gmail.com 已提交
552 553 554
	{
		address	= MAC_TX_BD + i*8;
		tmp_tx_bd = sep_emac_read(address);
D
dzzxzz@gmail.com 已提交
555
		if (!(tmp_tx_bd & 0x8000))
D
 
dennis.zhang.os@gmail.com 已提交
556
		{
D
dzzxzz@gmail.com 已提交
557
			if (i == (MAX_TX_DESCR-1)) 
D
 
dennis.zhang.os@gmail.com 已提交
558 559 560 561 562
				i = 0;
			else 
				i = i+1;
			break;
		}
D
dzzxzz@gmail.com 已提交
563
		if (i == MAX_TX_DESCR-1) 
D
 
dennis.zhang.os@gmail.com 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
			i = 0;
		else 
			i++;
	}
	
	q = p;
	while (q)
	{
		rt_memcpy((u8_t*)(ESRAM_BASE + i*0x600 + length),(u8_t*)q->payload,q->len);
		length += q->len;
		q = q->next;
	}

	#warning SHOULD NOTICE IT'S LENGTH

	length = length << 16;

D
dzzxzz@gmail.com 已提交
581
	if (i == MAX_TX_DESCR - 1)
D
 
dennis.zhang.os@gmail.com 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595
		length |= 0xb800;
	else 
		length |= 0x9800;

	address = (MAC_TX_BD + i*8);
	dm9161_device.tx_index = i;
	sep_emac_write(address,length);

	//wait for tranfer complete
	while(!(sep_emac_read(address)&0x8000));

	/* unlock DM9000 device */
//    rt_sem_release(&sem_lock);

D
dzzxzz@gmail.com 已提交
596
	/* wait ack */
D
 
dennis.zhang.os@gmail.com 已提交
597 598
//    rt_sem_take(&sem_ack, RT_WAITING_FOREVER);

D
dzzxzz@gmail.com 已提交
599
	return RT_EOK;
D
 
dennis.zhang.os@gmail.com 已提交
600 601 602 603 604 605 606 607 608 609 610 611
}

/* reception packet. */
struct pbuf *rt_dm9161_rx(rt_device_t dev)
{
	unsigned int temp_rx_bd,address;
	rt_uint32_t i = 0;
	rt_uint32_t length;
	unsigned char *p_recv;
	struct pbuf* p = RT_NULL;

	/* lock DM9000 device */
D
dzzxzz@gmail.com 已提交
612
	rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
D
 
dennis.zhang.os@gmail.com 已提交
613

D
dzzxzz@gmail.com 已提交
614
	while (1)
D
 
dennis.zhang.os@gmail.com 已提交
615 616 617 618 619
	{
	
		address = MAC_TX_BD +  (MAX_TX_DESCR + i) * 8;
		temp_rx_bd = sep_emac_read(address);
	
D
dzzxzz@gmail.com 已提交
620
		if (!(temp_rx_bd & 0x8000))
D
 
dennis.zhang.os@gmail.com 已提交
621 622 623
		{
			length = temp_rx_bd;
			length = length >> 16;
D
dzzxzz@gmail.com 已提交
624 625

			p_recv = (unsigned char *)(ESRAM_BASE + (MAX_TX_DESCR + i) * 0x600);
D
 
dennis.zhang.os@gmail.com 已提交
626
			p = pbuf_alloc(PBUF_LINK,length,PBUF_RAM);
D
dzzxzz@gmail.com 已提交
627
			if (p != RT_NULL)
D
 
dennis.zhang.os@gmail.com 已提交
628
			{
D
dzzxzz@gmail.com 已提交
629
				struct pbuf *q;
D
 
dennis.zhang.os@gmail.com 已提交
630
				rt_int32_t len;
D
dzzxzz@gmail.com 已提交
631 632

				for (q = p; q != RT_NULL; q = q->next)
D
 
dennis.zhang.os@gmail.com 已提交
633
				{
D
dzzxzz@gmail.com 已提交
634
					rt_memcpy((rt_uint8_t *)(q->payload),p_recv,q->len);
D
 
dennis.zhang.os@gmail.com 已提交
635 636 637 638 639 640
				}
			}
			else
			{
				 rt_kprintf("Droping %d packet \n",length);
			}
D
dzzxzz@gmail.com 已提交
641

D
 
dennis.zhang.os@gmail.com 已提交
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
			if(i == (MAX_RX_DESCR-1))
			{
				sep_emac_write(address,0xe000);
				i = 0;
			}
			else
			{
				sep_emac_write(address,0xc000);
				i++;
			}
		}
		else
			break;
	}

D
dzzxzz@gmail.com 已提交
657
	rt_sem_release(&sem_lock);
D
 
dennis.zhang.os@gmail.com 已提交
658 659 660 661 662 663 664

	return p;
}

void rt_hw_dm9161_init()
{
	rt_sem_init(&sem_ack, "tx_ack", 1, RT_IPC_FLAG_FIFO);
D
dzzxzz@gmail.com 已提交
665
	rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
D
 
dennis.zhang.os@gmail.com 已提交
666

D
dzzxzz@gmail.com 已提交
667
	dm9161_device.type  = TYPE_DM9161;
D
 
dennis.zhang.os@gmail.com 已提交
668 669 670 671
	dm9161_device.mode	= DM9161_AUTO;
	dm9161_device.packet_cnt = 0;
	dm9161_device.queue_packet_len = 0;

D
dzzxzz@gmail.com 已提交
672 673 674 675
	/*
	 * SRAM Tx/Rx pointer automatically return to start address,
	 * Packet Transmitted, Packet Received
	 */
D
 
dennis.zhang.os@gmail.com 已提交
676
	#warning NOTICE:
D
dzzxzz@gmail.com 已提交
677
	//dm9161_device.imr_all = IMR_PAR | IMR_PTM | IMR_PRM;
D
 
dennis.zhang.os@gmail.com 已提交
678

D
dzzxzz@gmail.com 已提交
679 680 681 682 683 684
	dm9161_device.dev_addr[0] = 0x01;
	dm9161_device.dev_addr[1] = 0x60;
	dm9161_device.dev_addr[2] = 0x6E;
	dm9161_device.dev_addr[3] = 0x11;
	dm9161_device.dev_addr[4] = 0x02;
	dm9161_device.dev_addr[5] = 0x0F;
D
 
dennis.zhang.os@gmail.com 已提交
685

D
dzzxzz@gmail.com 已提交
686 687 688 689 690 691 692
	dm9161_device.parent.parent.init       = rt_dm9161_init;
	dm9161_device.parent.parent.open       = rt_dm9161_open;
	dm9161_device.parent.parent.close      = rt_dm9161_close;
	dm9161_device.parent.parent.read       = rt_dm9161_read;
	dm9161_device.parent.parent.write      = rt_dm9161_write;
	dm9161_device.parent.parent.control    = rt_dm9161_control;
	dm9161_device.parent.parent.user_data  = RT_NULL;
D
 
dennis.zhang.os@gmail.com 已提交
693

D
dzzxzz@gmail.com 已提交
694 695
	dm9161_device.parent.eth_rx     = rt_dm9161_rx;
	dm9161_device.parent.eth_tx     = rt_dm9161_tx;
D
 
dennis.zhang.os@gmail.com 已提交
696

D
dzzxzz@gmail.com 已提交
697
	eth_device_init(&(dm9161_device.parent), "e0");
D
 
dennis.zhang.os@gmail.com 已提交
698

D
dzzxzz@gmail.com 已提交
699
	/* instal interrupt */
D
 
dennis.zhang.os@gmail.com 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712
	#warning TODO
	//rt_hw_interrupt_install(INTEINT4_7, rt_dm9161_isr, RT_NULL);
	//rt_hw_interrupt_umask(INTEINT4_7);
}

void dm9161a(void)
{
}

#ifdef RT_USING_FINSH
#include <finsh.h>
FINSH_FUNCTION_EXPORT(dm9161a, dm9161a register dump);
#endif