hpet.c 28.3 KB
Newer Older
1
#include <linux/clocksource.h>
2
#include <linux/clockchips.h>
3
#include <linux/interrupt.h>
4
#include <linux/export.h>
5
#include <linux/delay.h>
6
#include <linux/errno.h>
7
#include <linux/i8253.h>
8
#include <linux/slab.h>
9 10
#include <linux/hpet.h>
#include <linux/init.h>
11
#include <linux/cpu.h>
12 13
#include <linux/pm.h>
#include <linux/io.h>
14

15
#include <asm/irqdomain.h>
16
#include <asm/fixmap.h>
17
#include <asm/hpet.h>
18
#include <asm/time.h>
19

20
#define HPET_MASK			CLOCKSOURCE_MASK(32)
21

P
Pavel Machek 已提交
22 23
/* FSEC = 10^-15
   NSEC = 10^-9 */
24
#define FSEC_PER_NSEC			1000000L
25

26 27 28 29 30 31
#define HPET_DEV_USED_BIT		2
#define HPET_DEV_USED			(1 << HPET_DEV_USED_BIT)
#define HPET_DEV_VALID			0x8
#define HPET_DEV_FSB_CAP		0x1000
#define HPET_DEV_PERI_CAP		0x2000

32 33 34
#define HPET_MIN_CYCLES			128
#define HPET_MIN_PROG_DELTA		(HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1))

35 36 37
/*
 * HPET address is set in acpi/boot.c, when an ACPI entry exists
 */
38
unsigned long				hpet_address;
39
u8					hpet_blockid; /* OS timer block num */
40 41
u8					hpet_msi_disable;

42
#ifdef CONFIG_PCI_MSI
H
Hannes Eder 已提交
43
static unsigned long			hpet_num_timers;
44
#endif
45
static void __iomem			*hpet_virt_address;
46

47
struct hpet_dev {
48 49 50 51 52 53
	struct clock_event_device	evt;
	unsigned int			num;
	int				cpu;
	unsigned int			irq;
	unsigned int			flags;
	char				name[10];
54 55
};

56 57 58 59 60
inline struct hpet_dev *EVT_TO_HPET_DEV(struct clock_event_device *evtdev)
{
	return container_of(evtdev, struct hpet_dev, evt);
}

J
Jan Beulich 已提交
61
inline unsigned int hpet_readl(unsigned int a)
62 63 64 65
{
	return readl(hpet_virt_address + a);
}

J
Jan Beulich 已提交
66
static inline void hpet_writel(unsigned int d, unsigned int a)
67 68 69 70
{
	writel(d, hpet_virt_address + a);
}

71 72
#ifdef CONFIG_X86_64
#include <asm/pgtable.h>
73
#endif
74

75 76 77 78 79 80 81 82 83 84 85
static inline void hpet_set_mapping(void)
{
	hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE);
}

static inline void hpet_clear_mapping(void)
{
	iounmap(hpet_virt_address);
	hpet_virt_address = NULL;
}

86 87 88
/*
 * HPET command line enable / disable
 */
89
int boot_hpet_disable;
T
Thomas Gleixner 已提交
90
int hpet_force_user;
91
static int hpet_verbose;
92

93
static int __init hpet_setup(char *str)
94
{
95 96 97 98 99
	while (str) {
		char *next = strchr(str, ',');

		if (next)
			*next++ = 0;
100 101
		if (!strncmp("disable", str, 7))
			boot_hpet_disable = 1;
T
Thomas Gleixner 已提交
102 103
		if (!strncmp("force", str, 5))
			hpet_force_user = 1;
104 105
		if (!strncmp("verbose", str, 7))
			hpet_verbose = 1;
106
		str = next;
107 108 109 110 111
	}
	return 1;
}
__setup("hpet=", hpet_setup);

112 113 114 115 116 117 118
static int __init disable_hpet(char *str)
{
	boot_hpet_disable = 1;
	return 1;
}
__setup("nohpet", disable_hpet);

119 120
static inline int is_hpet_capable(void)
{
121
	return !boot_hpet_disable && hpet_address;
122 123 124 125 126 127 128 129 130 131 132 133 134 135
}

/*
 * HPET timer interrupt enable / disable
 */
static int hpet_legacy_int_enabled;

/**
 * is_hpet_enabled - check whether the hpet timer interrupt is enabled
 */
int is_hpet_enabled(void)
{
	return is_hpet_capable() && hpet_legacy_int_enabled;
}
136
EXPORT_SYMBOL_GPL(is_hpet_enabled);
137

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static void _hpet_print_config(const char *function, int line)
{
	u32 i, timers, l, h;
	printk(KERN_INFO "hpet: %s(%d):\n", function, line);
	l = hpet_readl(HPET_ID);
	h = hpet_readl(HPET_PERIOD);
	timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
	printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h);
	l = hpet_readl(HPET_CFG);
	h = hpet_readl(HPET_STATUS);
	printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h);
	l = hpet_readl(HPET_COUNTER);
	h = hpet_readl(HPET_COUNTER+4);
	printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h);

	for (i = 0; i < timers; i++) {
		l = hpet_readl(HPET_Tn_CFG(i));
		h = hpet_readl(HPET_Tn_CFG(i)+4);
		printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n",
		       i, l, h);
		l = hpet_readl(HPET_Tn_CMP(i));
		h = hpet_readl(HPET_Tn_CMP(i)+4);
		printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n",
		       i, l, h);
		l = hpet_readl(HPET_Tn_ROUTE(i));
		h = hpet_readl(HPET_Tn_ROUTE(i)+4);
		printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n",
		       i, l, h);
	}
}

#define hpet_print_config()					\
do {								\
	if (hpet_verbose)					\
172
		_hpet_print_config(__func__, __LINE__);	\
173 174
} while (0)

175 176 177 178 179
/*
 * When the hpet driver (/dev/hpet) is enabled, we need to reserve
 * timer 0 and timer 1 in case of RTC emulation.
 */
#ifdef CONFIG_HPET
180

V
Venki Pallipadi 已提交
181
static void hpet_reserve_msi_timers(struct hpet_data *hd);
182

J
Jan Beulich 已提交
183
static void hpet_reserve_platform_timers(unsigned int id)
184 185
{
	struct hpet __iomem *hpet = hpet_virt_address;
186 187
	struct hpet_timer __iomem *timer = &hpet->hpet_timers[2];
	unsigned int nrtimers, i;
188 189 190 191
	struct hpet_data hd;

	nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;

192 193 194 195
	memset(&hd, 0, sizeof(hd));
	hd.hd_phys_address	= hpet_address;
	hd.hd_address		= hpet;
	hd.hd_nirqs		= nrtimers;
196 197 198 199 200
	hpet_reserve_timer(&hd, 0);

#ifdef CONFIG_HPET_EMULATE_RTC
	hpet_reserve_timer(&hd, 1);
#endif
201

202 203 204 205 206
	/*
	 * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254
	 * is wrong for i8259!) not the output IRQ.  Many BIOS writers
	 * don't bother configuring *any* comparator interrupts.
	 */
207 208 209
	hd.hd_irq[0] = HPET_LEGACY_8254;
	hd.hd_irq[1] = HPET_LEGACY_RTC;

I
Ingo Molnar 已提交
210
	for (i = 2; i < nrtimers; timer++, i++) {
211 212
		hd.hd_irq[i] = (readl(&timer->hpet_config) &
			Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT;
I
Ingo Molnar 已提交
213
	}
214

215
	hpet_reserve_msi_timers(&hd);
216

217
	hpet_alloc(&hd);
218

219 220
}
#else
J
Jan Beulich 已提交
221
static void hpet_reserve_platform_timers(unsigned int id) { }
222 223 224 225 226
#endif

/*
 * Common hpet info
 */
227
static unsigned long hpet_freq;
228

229
static void hpet_legacy_set_mode(enum clock_event_mode mode,
230
			  struct clock_event_device *evt);
231
static int hpet_legacy_next_event(unsigned long delta,
232 233 234 235 236 237 238 239
			   struct clock_event_device *evt);

/*
 * The hpet clock event device
 */
static struct clock_event_device hpet_clockevent = {
	.name		= "hpet",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
240 241
	.set_mode	= hpet_legacy_set_mode,
	.set_next_event = hpet_legacy_next_event,
242
	.irq		= 0,
243
	.rating		= 50,
244 245
};

246
static void hpet_stop_counter(void)
247 248 249 250
{
	unsigned long cfg = hpet_readl(HPET_CFG);
	cfg &= ~HPET_CFG_ENABLE;
	hpet_writel(cfg, HPET_CFG);
251 252 253 254
}

static void hpet_reset_counter(void)
{
255 256
	hpet_writel(0, HPET_COUNTER);
	hpet_writel(0, HPET_COUNTER + 4);
257 258 259 260
}

static void hpet_start_counter(void)
{
J
Jan Beulich 已提交
261
	unsigned int cfg = hpet_readl(HPET_CFG);
262 263 264 265
	cfg |= HPET_CFG_ENABLE;
	hpet_writel(cfg, HPET_CFG);
}

266 267 268
static void hpet_restart_counter(void)
{
	hpet_stop_counter();
269
	hpet_reset_counter();
270 271 272
	hpet_start_counter();
}

273 274
static void hpet_resume_device(void)
{
V
Venki Pallipadi 已提交
275
	force_hpet_resume();
276 277
}

278
static void hpet_resume_counter(struct clocksource *cs)
279 280
{
	hpet_resume_device();
281
	hpet_restart_counter();
282 283
}

284
static void hpet_enable_legacy_int(void)
285
{
J
Jan Beulich 已提交
286
	unsigned int cfg = hpet_readl(HPET_CFG);
287 288 289 290 291 292

	cfg |= HPET_CFG_LEGACY;
	hpet_writel(cfg, HPET_CFG);
	hpet_legacy_int_enabled = 1;
}

293 294 295 296 297 298 299 300 301
static void hpet_legacy_clockevent_register(void)
{
	/* Start HPET legacy interrupts */
	hpet_enable_legacy_int();

	/*
	 * Start hpet with the boot cpu mask and make it
	 * global after the IO_APIC has been initialized.
	 */
302
	hpet_clockevent.cpumask = cpumask_of(smp_processor_id());
303 304
	clockevents_config_and_register(&hpet_clockevent, hpet_freq,
					HPET_MIN_PROG_DELTA, 0x7FFFFFFF);
305 306 307 308
	global_clock_event = &hpet_clockevent;
	printk(KERN_DEBUG "hpet clockevent registered\n");
}

309 310
static void hpet_set_mode(enum clock_event_mode mode,
			  struct clock_event_device *evt, int timer)
311
{
J
Jan Beulich 已提交
312
	unsigned int cfg, cmp, now;
313 314
	uint64_t delta;

315
	switch (mode) {
316
	case CLOCK_EVT_MODE_PERIODIC:
317
		hpet_stop_counter();
318 319
		delta = ((uint64_t)(NSEC_PER_SEC/HZ)) * evt->mult;
		delta >>= evt->shift;
320
		now = hpet_readl(HPET_COUNTER);
J
Jan Beulich 已提交
321
		cmp = now + (unsigned int) delta;
322
		cfg = hpet_readl(HPET_Tn_CFG(timer));
323 324
		cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC |
		       HPET_TN_SETVAL | HPET_TN_32BIT;
325
		hpet_writel(cfg, HPET_Tn_CFG(timer));
326 327 328 329 330 331 332 333 334
		hpet_writel(cmp, HPET_Tn_CMP(timer));
		udelay(1);
		/*
		 * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL
		 * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL
		 * bit is automatically cleared after the first write.
		 * (See AMD-8111 HyperTransport I/O Hub Data Sheet,
		 * Publication # 24674)
		 */
J
Jan Beulich 已提交
335
		hpet_writel((unsigned int) delta, HPET_Tn_CMP(timer));
336
		hpet_start_counter();
337
		hpet_print_config();
338 339 340
		break;

	case CLOCK_EVT_MODE_ONESHOT:
341
		cfg = hpet_readl(HPET_Tn_CFG(timer));
342 343
		cfg &= ~HPET_TN_PERIODIC;
		cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
344
		hpet_writel(cfg, HPET_Tn_CFG(timer));
345 346 347 348
		break;

	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
349
		cfg = hpet_readl(HPET_Tn_CFG(timer));
350
		cfg &= ~HPET_TN_ENABLE;
351
		hpet_writel(cfg, HPET_Tn_CFG(timer));
352
		break;
T
Thomas Gleixner 已提交
353 354

	case CLOCK_EVT_MODE_RESUME:
355 356 357 358
		if (timer == 0) {
			hpet_enable_legacy_int();
		} else {
			struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
359
			irq_domain_activate_irq(irq_get_irq_data(hdev->irq));
360
			disable_irq(hdev->irq);
361
			irq_set_affinity(hdev->irq, cpumask_of(hdev->cpu));
362 363
			enable_irq(hdev->irq);
		}
364
		hpet_print_config();
T
Thomas Gleixner 已提交
365
		break;
366 367 368
	}
}

369 370
static int hpet_next_event(unsigned long delta,
			   struct clock_event_device *evt, int timer)
371
{
372
	u32 cnt;
373
	s32 res;
374 375

	cnt = hpet_readl(HPET_COUNTER);
376
	cnt += (u32) delta;
377
	hpet_writel(cnt, HPET_Tn_CMP(timer));
378

379
	/*
380 381 382 383 384 385
	 * HPETs are a complete disaster. The compare register is
	 * based on a equal comparison and neither provides a less
	 * than or equal functionality (which would require to take
	 * the wraparound into account) nor a simple count down event
	 * mode. Further the write to the comparator register is
	 * delayed internally up to two HPET clock cycles in certain
386 387 388 389 390 391
	 * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even
	 * longer delays. We worked around that by reading back the
	 * compare register, but that required another workaround for
	 * ICH9,10 chips where the first readout after write can
	 * return the old stale value. We already had a minimum
	 * programming delta of 5us enforced, but a NMI or SMI hitting
392 393 394 395
	 * between the counter readout and the comparator write can
	 * move us behind that point easily. Now instead of reading
	 * the compare register back several times, we make the ETIME
	 * decision based on the following: Return ETIME if the
396
	 * counter value after the write is less than HPET_MIN_CYCLES
397
	 * away from the event or if the counter is already ahead of
398 399
	 * the event. The minimum programming delta for the generic
	 * clockevents code is set to 1.5 * HPET_MIN_CYCLES.
400
	 */
401
	res = (s32)(cnt - hpet_readl(HPET_COUNTER));
402

403
	return res < HPET_MIN_CYCLES ? -ETIME : 0;
404 405
}

406 407 408 409 410 411 412 413 414 415 416 417
static void hpet_legacy_set_mode(enum clock_event_mode mode,
			struct clock_event_device *evt)
{
	hpet_set_mode(mode, evt, 0);
}

static int hpet_legacy_next_event(unsigned long delta,
			struct clock_event_device *evt)
{
	return hpet_next_event(delta, evt, 0);
}

418 419 420
/*
 * HPET MSI Support
 */
421
#ifdef CONFIG_PCI_MSI
V
Venki Pallipadi 已提交
422 423 424

static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev);
static struct hpet_dev	*hpet_devs;
425
static struct irq_domain *hpet_domain;
V
Venki Pallipadi 已提交
426

427
void hpet_msi_unmask(struct irq_data *data)
428
{
429
	struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
J
Jan Beulich 已提交
430
	unsigned int cfg;
431 432 433

	/* unmask it */
	cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
434
	cfg |= HPET_TN_ENABLE | HPET_TN_FSB;
435 436 437
	hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
}

438
void hpet_msi_mask(struct irq_data *data)
439
{
440
	struct hpet_dev *hdev = irq_data_get_irq_handler_data(data);
J
Jan Beulich 已提交
441
	unsigned int cfg;
442 443 444

	/* mask it */
	cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
445
	cfg &= ~(HPET_TN_ENABLE | HPET_TN_FSB);
446 447 448
	hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
}

449
void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg)
450 451 452 453 454
{
	hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num));
	hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4);
}

455
void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg)
456 457 458 459 460 461
{
	msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num));
	msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4);
	msg->address_hi = 0;
}

462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static void hpet_msi_set_mode(enum clock_event_mode mode,
				struct clock_event_device *evt)
{
	struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
	hpet_set_mode(mode, evt, hdev->num);
}

static int hpet_msi_next_event(unsigned long delta,
				struct clock_event_device *evt)
{
	struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
	return hpet_next_event(delta, evt, hdev->num);
}

static irqreturn_t hpet_interrupt_handler(int irq, void *data)
{
	struct hpet_dev *dev = (struct hpet_dev *)data;
	struct clock_event_device *hevt = &dev->evt;

	if (!hevt->event_handler) {
		printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n",
				dev->num);
		return IRQ_HANDLED;
	}

	hevt->event_handler(hevt);
	return IRQ_HANDLED;
}

static int hpet_setup_irq(struct hpet_dev *dev)
{

	if (request_irq(dev->irq, hpet_interrupt_handler,
495
			IRQF_TIMER | IRQF_NOBALANCING,
496
			dev->name, dev))
497 498 499
		return -1;

	disable_irq(dev->irq);
500
	irq_set_affinity(dev->irq, cpumask_of(dev->cpu));
501 502
	enable_irq(dev->irq);

Y
Yinghai Lu 已提交
503 504 505
	printk(KERN_DEBUG "hpet: %s irq %d for MSI\n",
			 dev->name, dev->irq);

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	return 0;
}

/* This should be called in specific @cpu */
static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu)
{
	struct clock_event_device *evt = &hdev->evt;

	WARN_ON(cpu != smp_processor_id());
	if (!(hdev->flags & HPET_DEV_VALID))
		return;

	hdev->cpu = cpu;
	per_cpu(cpu_hpet_dev, cpu) = hdev;
	evt->name = hdev->name;
	hpet_setup_irq(hdev);
	evt->irq = hdev->irq;

	evt->rating = 110;
	evt->features = CLOCK_EVT_FEAT_ONESHOT;
	if (hdev->flags & HPET_DEV_PERI_CAP)
		evt->features |= CLOCK_EVT_FEAT_PERIODIC;

	evt->set_mode = hpet_msi_set_mode;
	evt->set_next_event = hpet_msi_next_event;
531
	evt->cpumask = cpumask_of(hdev->cpu);
532 533 534

	clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA,
					0x7FFFFFFF);
535 536 537 538 539 540 541 542
}

#ifdef CONFIG_HPET
/* Reserve at least one timer for userspace (/dev/hpet) */
#define RESERVE_TIMERS 1
#else
#define RESERVE_TIMERS 0
#endif
V
Venki Pallipadi 已提交
543 544

static void hpet_msi_capability_lookup(unsigned int start_timer)
545 546 547 548
{
	unsigned int id;
	unsigned int num_timers;
	unsigned int num_timers_used = 0;
549
	int i, irq;
550

551 552 553
	if (hpet_msi_disable)
		return;

554 555
	if (boot_cpu_has(X86_FEATURE_ARAT))
		return;
556 557 558 559
	id = hpet_readl(HPET_ID);

	num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
	num_timers++; /* Value read out starts from 0 */
560
	hpet_print_config();
561

562 563 564 565
	hpet_domain = hpet_create_irq_domain(hpet_blockid);
	if (!hpet_domain)
		return;

566 567 568 569 570 571 572 573
	hpet_devs = kzalloc(sizeof(struct hpet_dev) * num_timers, GFP_KERNEL);
	if (!hpet_devs)
		return;

	hpet_num_timers = num_timers;

	for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) {
		struct hpet_dev *hdev = &hpet_devs[num_timers_used];
J
Jan Beulich 已提交
574
		unsigned int cfg = hpet_readl(HPET_Tn_CFG(i));
575 576 577 578 579

		/* Only consider HPET timer with MSI support */
		if (!(cfg & HPET_TN_FSB_CAP))
			continue;

580 581 582 583 584 585
		hdev->flags = 0;
		if (cfg & HPET_TN_PERIODIC_CAP)
			hdev->flags |= HPET_DEV_PERI_CAP;
		sprintf(hdev->name, "hpet%d", i);
		hdev->num = i;

586
		irq = hpet_assign_irq(hpet_domain, hdev, hdev->num);
587
		if (irq <= 0)
588 589 590
			continue;

		hdev->irq = irq;
591 592 593 594 595 596 597 598 599 600 601
		hdev->flags |= HPET_DEV_FSB_CAP;
		hdev->flags |= HPET_DEV_VALID;
		num_timers_used++;
		if (num_timers_used == num_possible_cpus())
			break;
	}

	printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n",
		num_timers, num_timers_used);
}

V
Venki Pallipadi 已提交
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
#ifdef CONFIG_HPET
static void hpet_reserve_msi_timers(struct hpet_data *hd)
{
	int i;

	if (!hpet_devs)
		return;

	for (i = 0; i < hpet_num_timers; i++) {
		struct hpet_dev *hdev = &hpet_devs[i];

		if (!(hdev->flags & HPET_DEV_VALID))
			continue;

		hd->hd_irq[hdev->num] = hdev->irq;
		hpet_reserve_timer(hd, hdev->num);
	}
}
#endif

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static struct hpet_dev *hpet_get_unused_timer(void)
{
	int i;

	if (!hpet_devs)
		return NULL;

	for (i = 0; i < hpet_num_timers; i++) {
		struct hpet_dev *hdev = &hpet_devs[i];

		if (!(hdev->flags & HPET_DEV_VALID))
			continue;
		if (test_and_set_bit(HPET_DEV_USED_BIT,
			(unsigned long *)&hdev->flags))
			continue;
		return hdev;
	}
	return NULL;
}

struct hpet_work_struct {
	struct delayed_work work;
	struct completion complete;
};

static void hpet_work(struct work_struct *w)
{
	struct hpet_dev *hdev;
	int cpu = smp_processor_id();
	struct hpet_work_struct *hpet_work;

	hpet_work = container_of(w, struct hpet_work_struct, work.work);

	hdev = hpet_get_unused_timer();
	if (hdev)
		init_one_hpet_msi_clockevent(hdev, cpu);

	complete(&hpet_work->complete);
}

static int hpet_cpuhp_notify(struct notifier_block *n,
		unsigned long action, void *hcpu)
{
	unsigned long cpu = (unsigned long)hcpu;
	struct hpet_work_struct work;
	struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu);

	switch (action & 0xf) {
	case CPU_ONLINE:
A
Andrew Morton 已提交
671
		INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work);
672 673 674 675
		init_completion(&work.complete);
		/* FIXME: add schedule_work_on() */
		schedule_delayed_work_on(cpu, &work.work, 0);
		wait_for_completion(&work.complete);
676
		destroy_delayed_work_on_stack(&work.work);
677 678 679 680 681 682 683 684 685 686 687 688 689
		break;
	case CPU_DEAD:
		if (hdev) {
			free_irq(hdev->irq, hdev);
			hdev->flags &= ~HPET_DEV_USED;
			per_cpu(cpu_hpet_dev, cpu) = NULL;
		}
		break;
	}
	return NOTIFY_OK;
}
#else

V
Venki Pallipadi 已提交
690 691 692 693 694 695 696
static void hpet_msi_capability_lookup(unsigned int start_timer)
{
	return;
}

#ifdef CONFIG_HPET
static void hpet_reserve_msi_timers(struct hpet_data *hd)
697 698 699
{
	return;
}
V
Venki Pallipadi 已提交
700
#endif
701 702 703 704 705 706 707 708 709

static int hpet_cpuhp_notify(struct notifier_block *n,
		unsigned long action, void *hcpu)
{
	return NOTIFY_OK;
}

#endif

710 711 712
/*
 * Clock source related code
 */
713
static cycle_t read_hpet(struct clocksource *cs)
714 715 716 717 718 719 720 721 722 723
{
	return (cycle_t)hpet_readl(HPET_COUNTER);
}

static struct clocksource clocksource_hpet = {
	.name		= "hpet",
	.rating		= 250,
	.read		= read_hpet,
	.mask		= HPET_MASK,
	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
724
	.resume		= hpet_resume_counter,
725
	.archdata	= { .vclock_mode = VCLOCK_HPET },
726 727
};

728
static int hpet_clocksource_register(void)
729
{
730
	u64 start, now;
731
	cycle_t t1;
732 733

	/* Start the counter */
734
	hpet_restart_counter();
735

736
	/* Verify whether hpet counter works */
737
	t1 = hpet_readl(HPET_COUNTER);
738
	start = rdtsc();
739 740 741 742 743 744 745 746 747

	/*
	 * We don't know the TSC frequency yet, but waiting for
	 * 200000 TSC cycles is safe:
	 * 4 GHz == 50us
	 * 1 GHz == 200us
	 */
	do {
		rep_nop();
748
		now = rdtsc();
749 750
	} while ((now - start) < 200000UL);

751
	if (t1 == hpet_readl(HPET_COUNTER)) {
752 753
		printk(KERN_WARNING
		       "HPET counter not counting. HPET disabled\n");
754
		return -ENODEV;
755 756
	}

757
	clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq);
758 759 760
	return 0;
}

761 762
static u32 *hpet_boot_cfg;

P
Pavel Machek 已提交
763 764
/**
 * hpet_enable - Try to setup the HPET timer. Returns 1 on success.
765 766 767
 */
int __init hpet_enable(void)
{
768
	u32 hpet_period, cfg, id;
769
	u64 freq;
770
	unsigned int i, last;
771 772 773 774 775 776 777 778 779 780

	if (!is_hpet_capable())
		return 0;

	hpet_set_mapping();

	/*
	 * Read the period and check for a sane value:
	 */
	hpet_period = hpet_readl(HPET_PERIOD);
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803

	/*
	 * AMD SB700 based systems with spread spectrum enabled use a
	 * SMM based HPET emulation to provide proper frequency
	 * setting. The SMM code is initialized with the first HPET
	 * register access and takes some time to complete. During
	 * this time the config register reads 0xffffffff. We check
	 * for max. 1000 loops whether the config register reads a non
	 * 0xffffffff value to make sure that HPET is up and running
	 * before we go further. A counting loop is safe, as the HPET
	 * access takes thousands of CPU cycles. On non SB700 based
	 * machines this check is only done once and has no side
	 * effects.
	 */
	for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) {
		if (i == 1000) {
			printk(KERN_WARNING
			       "HPET config register value = 0xFFFFFFFF. "
			       "Disabling HPET\n");
			goto out_nohpet;
		}
	}

804 805 806
	if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD)
		goto out_nohpet;

807 808 809 810 811 812 813 814
	/*
	 * The period is a femto seconds value. Convert it to a
	 * frequency.
	 */
	freq = FSEC_PER_SEC;
	do_div(freq, hpet_period);
	hpet_freq = freq;

815 816 817 818 819
	/*
	 * Read the HPET ID register to retrieve the IRQ routing
	 * information and the number of channels
	 */
	id = hpet_readl(HPET_ID);
820
	hpet_print_config();
821

822 823
	last = (id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT;

824 825 826 827 828
#ifdef CONFIG_HPET_EMULATE_RTC
	/*
	 * The legacy routing mode needs at least two channels, tick timer
	 * and the rtc emulation channel.
	 */
829
	if (!last)
830 831 832
		goto out_nohpet;
#endif

833 834 835 836 837 838 839 840
	cfg = hpet_readl(HPET_CFG);
	hpet_boot_cfg = kmalloc((last + 2) * sizeof(*hpet_boot_cfg),
				GFP_KERNEL);
	if (hpet_boot_cfg)
		*hpet_boot_cfg = cfg;
	else
		pr_warn("HPET initial state will not be saved\n");
	cfg &= ~(HPET_CFG_ENABLE | HPET_CFG_LEGACY);
841
	hpet_writel(cfg, HPET_CFG);
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
	if (cfg)
		pr_warn("HPET: Unrecognized bits %#x set in global cfg\n",
			cfg);

	for (i = 0; i <= last; ++i) {
		cfg = hpet_readl(HPET_Tn_CFG(i));
		if (hpet_boot_cfg)
			hpet_boot_cfg[i + 1] = cfg;
		cfg &= ~(HPET_TN_ENABLE | HPET_TN_LEVEL | HPET_TN_FSB);
		hpet_writel(cfg, HPET_Tn_CFG(i));
		cfg &= ~(HPET_TN_PERIODIC | HPET_TN_PERIODIC_CAP
			 | HPET_TN_64BIT_CAP | HPET_TN_32BIT | HPET_TN_ROUTE
			 | HPET_TN_FSB | HPET_TN_FSB_CAP);
		if (cfg)
			pr_warn("HPET: Unrecognized bits %#x set in cfg#%u\n",
				cfg, i);
	}
	hpet_print_config();

861 862 863
	if (hpet_clocksource_register())
		goto out_nohpet;

864
	if (id & HPET_ID_LEGSUP) {
865
		hpet_legacy_clockevent_register();
866 867 868
		return 1;
	}
	return 0;
869

870
out_nohpet:
871
	hpet_clear_mapping();
J
Janne Kulmala 已提交
872
	hpet_address = 0;
873 874 875
	return 0;
}

876 877 878 879 880 881 882 883
/*
 * Needs to be late, as the reserve_timer code calls kalloc !
 *
 * Not a problem on i386 as hpet_enable is called from late_time_init,
 * but on x86_64 it is necessary !
 */
static __init int hpet_late_init(void)
{
884 885
	int cpu;

886
	if (boot_hpet_disable)
887 888
		return -ENODEV;

889 890 891 892 893 894 895 896
	if (!hpet_address) {
		if (!force_hpet_address)
			return -ENODEV;

		hpet_address = force_hpet_address;
		hpet_enable();
	}

897 898 899
	if (!hpet_virt_address)
		return -ENODEV;

900 901 902 903 904
	if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP)
		hpet_msi_capability_lookup(2);
	else
		hpet_msi_capability_lookup(0);

905
	hpet_reserve_platform_timers(hpet_readl(HPET_ID));
906
	hpet_print_config();
907

908 909 910
	if (hpet_msi_disable)
		return 0;

911 912 913
	if (boot_cpu_has(X86_FEATURE_ARAT))
		return 0;

914
	cpu_notifier_register_begin();
915 916 917 918 919
	for_each_online_cpu(cpu) {
		hpet_cpuhp_notify(NULL, CPU_ONLINE, (void *)(long)cpu);
	}

	/* This notifier should be called after workqueue is ready */
920 921
	__hotcpu_notifier(hpet_cpuhp_notify, -20);
	cpu_notifier_register_done();
922

923 924 925 926
	return 0;
}
fs_initcall(hpet_late_init);

O
OGAWA Hirofumi 已提交
927 928
void hpet_disable(void)
{
929
	if (is_hpet_capable() && hpet_virt_address) {
930
		unsigned int cfg = hpet_readl(HPET_CFG), id, last;
O
OGAWA Hirofumi 已提交
931

932 933 934
		if (hpet_boot_cfg)
			cfg = *hpet_boot_cfg;
		else if (hpet_legacy_int_enabled) {
O
OGAWA Hirofumi 已提交
935 936 937 938 939
			cfg &= ~HPET_CFG_LEGACY;
			hpet_legacy_int_enabled = 0;
		}
		cfg &= ~HPET_CFG_ENABLE;
		hpet_writel(cfg, HPET_CFG);
940 941 942 943 944 945 946 947 948 949 950 951

		if (!hpet_boot_cfg)
			return;

		id = hpet_readl(HPET_ID);
		last = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);

		for (id = 0; id <= last; ++id)
			hpet_writel(hpet_boot_cfg[id + 1], HPET_Tn_CFG(id));

		if (*hpet_boot_cfg & HPET_CFG_ENABLE)
			hpet_writel(*hpet_boot_cfg, HPET_CFG);
O
OGAWA Hirofumi 已提交
952 953 954
	}
}

955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
#ifdef CONFIG_HPET_EMULATE_RTC

/* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET
 * is enabled, we support RTC interrupt functionality in software.
 * RTC has 3 kinds of interrupts:
 * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock
 *    is updated
 * 2) Alarm Interrupt - generate an interrupt at a specific time of day
 * 3) Periodic Interrupt - generate periodic interrupt, with frequencies
 *    2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2)
 * (1) and (2) above are implemented using polling at a frequency of
 * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt
 * overhead. (DEFAULT_RTC_INT_FREQ)
 * For (3), we use interrupts at 64Hz or user specified periodic
 * frequency, whichever is higher.
 */
#include <linux/mc146818rtc.h>
#include <linux/rtc.h>
973
#include <asm/rtc.h>
974 975 976 977 978 979

#define DEFAULT_RTC_INT_FREQ	64
#define DEFAULT_RTC_SHIFT	6
#define RTC_NUM_INTS		1

static unsigned long hpet_rtc_flags;
D
David Brownell 已提交
980
static int hpet_prev_update_sec;
981 982
static struct rtc_time hpet_alarm_time;
static unsigned long hpet_pie_count;
983
static u32 hpet_t1_cmp;
J
Jan Beulich 已提交
984 985
static u32 hpet_default_delta;
static u32 hpet_pie_delta;
986 987
static unsigned long hpet_pie_limit;

988 989
static rtc_irq_handler irq_handler;

990 991 992 993 994 995 996 997
/*
 * Check that the hpet counter c1 is ahead of the c2
 */
static inline int hpet_cnt_ahead(u32 c1, u32 c2)
{
	return (s32)(c2 - c1) < 0;
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
/*
 * Registers a IRQ handler.
 */
int hpet_register_irq_handler(rtc_irq_handler handler)
{
	if (!is_hpet_enabled())
		return -ENODEV;
	if (irq_handler)
		return -EBUSY;

	irq_handler = handler;

	return 0;
}
EXPORT_SYMBOL_GPL(hpet_register_irq_handler);

/*
 * Deregisters the IRQ handler registered with hpet_register_irq_handler()
 * and does cleanup.
 */
void hpet_unregister_irq_handler(rtc_irq_handler handler)
{
	if (!is_hpet_enabled())
		return;

	irq_handler = NULL;
	hpet_rtc_flags = 0;
}
EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler);

1028 1029 1030 1031 1032 1033 1034 1035
/*
 * Timer 1 for RTC emulation. We use one shot mode, as periodic mode
 * is not supported by all HPET implementations for timer 1.
 *
 * hpet_rtc_timer_init() is called when the rtc is initialized.
 */
int hpet_rtc_timer_init(void)
{
J
Jan Beulich 已提交
1036 1037
	unsigned int cfg, cnt, delta;
	unsigned long flags;
1038 1039 1040 1041 1042 1043 1044 1045 1046

	if (!is_hpet_enabled())
		return 0;

	if (!hpet_default_delta) {
		uint64_t clc;

		clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
		clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT;
J
Jan Beulich 已提交
1047
		hpet_default_delta = clc;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	}

	if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
		delta = hpet_default_delta;
	else
		delta = hpet_pie_delta;

	local_irq_save(flags);

	cnt = delta + hpet_readl(HPET_COUNTER);
	hpet_writel(cnt, HPET_T1_CMP);
	hpet_t1_cmp = cnt;

	cfg = hpet_readl(HPET_T1_CFG);
	cfg &= ~HPET_TN_PERIODIC;
	cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
	hpet_writel(cfg, HPET_T1_CFG);

	local_irq_restore(flags);

	return 1;
}
1070
EXPORT_SYMBOL_GPL(hpet_rtc_timer_init);
1071

1072 1073 1074 1075 1076 1077 1078 1079
static void hpet_disable_rtc_channel(void)
{
	unsigned long cfg;
	cfg = hpet_readl(HPET_T1_CFG);
	cfg &= ~HPET_TN_ENABLE;
	hpet_writel(cfg, HPET_T1_CFG);
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
/*
 * The functions below are called from rtc driver.
 * Return 0 if HPET is not being used.
 * Otherwise do the necessary changes and return 1.
 */
int hpet_mask_rtc_irq_bit(unsigned long bit_mask)
{
	if (!is_hpet_enabled())
		return 0;

	hpet_rtc_flags &= ~bit_mask;
1091 1092 1093
	if (unlikely(!hpet_rtc_flags))
		hpet_disable_rtc_channel();

1094 1095
	return 1;
}
1096
EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit);
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

int hpet_set_rtc_irq_bit(unsigned long bit_mask)
{
	unsigned long oldbits = hpet_rtc_flags;

	if (!is_hpet_enabled())
		return 0;

	hpet_rtc_flags |= bit_mask;

D
David Brownell 已提交
1107 1108 1109
	if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE))
		hpet_prev_update_sec = -1;

1110 1111 1112 1113 1114
	if (!oldbits)
		hpet_rtc_timer_init();

	return 1;
}
1115
EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128

int hpet_set_alarm_time(unsigned char hrs, unsigned char min,
			unsigned char sec)
{
	if (!is_hpet_enabled())
		return 0;

	hpet_alarm_time.tm_hour = hrs;
	hpet_alarm_time.tm_min = min;
	hpet_alarm_time.tm_sec = sec;

	return 1;
}
1129
EXPORT_SYMBOL_GPL(hpet_set_alarm_time);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

int hpet_set_periodic_freq(unsigned long freq)
{
	uint64_t clc;

	if (!is_hpet_enabled())
		return 0;

	if (freq <= DEFAULT_RTC_INT_FREQ)
		hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq;
	else {
		clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
		do_div(clc, freq);
		clc >>= hpet_clockevent.shift;
J
Jan Beulich 已提交
1144
		hpet_pie_delta = clc;
1145
		hpet_pie_limit = 0;
1146 1147 1148
	}
	return 1;
}
1149
EXPORT_SYMBOL_GPL(hpet_set_periodic_freq);
1150 1151 1152 1153 1154

int hpet_rtc_dropped_irq(void)
{
	return is_hpet_enabled();
}
1155
EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq);
1156 1157 1158

static void hpet_rtc_timer_reinit(void)
{
1159
	unsigned int delta;
1160 1161
	int lost_ints = -1;

1162 1163
	if (unlikely(!hpet_rtc_flags))
		hpet_disable_rtc_channel();
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177

	if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
		delta = hpet_default_delta;
	else
		delta = hpet_pie_delta;

	/*
	 * Increment the comparator value until we are ahead of the
	 * current count.
	 */
	do {
		hpet_t1_cmp += delta;
		hpet_writel(hpet_t1_cmp, HPET_T1_CMP);
		lost_ints++;
1178
	} while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER)));
1179 1180 1181 1182 1183

	if (lost_ints) {
		if (hpet_rtc_flags & RTC_PIE)
			hpet_pie_count += lost_ints;
		if (printk_ratelimit())
D
David Brownell 已提交
1184
			printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n",
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
				lost_ints);
	}
}

irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id)
{
	struct rtc_time curr_time;
	unsigned long rtc_int_flag = 0;

	hpet_rtc_timer_reinit();
1195
	memset(&curr_time, 0, sizeof(struct rtc_time));
1196 1197

	if (hpet_rtc_flags & (RTC_UIE | RTC_AIE))
1198
		get_rtc_time(&curr_time);
1199 1200 1201

	if (hpet_rtc_flags & RTC_UIE &&
	    curr_time.tm_sec != hpet_prev_update_sec) {
D
David Brownell 已提交
1202 1203
		if (hpet_prev_update_sec >= 0)
			rtc_int_flag = RTC_UF;
1204 1205 1206 1207 1208 1209 1210 1211 1212
		hpet_prev_update_sec = curr_time.tm_sec;
	}

	if (hpet_rtc_flags & RTC_PIE &&
	    ++hpet_pie_count >= hpet_pie_limit) {
		rtc_int_flag |= RTC_PF;
		hpet_pie_count = 0;
	}

1213
	if (hpet_rtc_flags & RTC_AIE &&
1214 1215 1216 1217 1218 1219 1220
	    (curr_time.tm_sec == hpet_alarm_time.tm_sec) &&
	    (curr_time.tm_min == hpet_alarm_time.tm_min) &&
	    (curr_time.tm_hour == hpet_alarm_time.tm_hour))
			rtc_int_flag |= RTC_AF;

	if (rtc_int_flag) {
		rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8));
1221 1222
		if (irq_handler)
			irq_handler(rtc_int_flag, dev_id);
1223 1224 1225
	}
	return IRQ_HANDLED;
}
1226
EXPORT_SYMBOL_GPL(hpet_rtc_interrupt);
1227
#endif