io_apic.c 96.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40
#include <linux/slab.h>
41 42
#include <linux/bootmem.h>
#include <linux/dmar.h>
43
#include <linux/hpet.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47
#include <asm/io.h>
#include <asm/smp.h>
48
#include <asm/cpu.h>
L
Linus Torvalds 已提交
49
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
59
#include <asm/hpet.h>
60
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
61

I
Ingo Molnar 已提交
62
#include <asm/apic.h>
L
Linus Torvalds 已提交
63

64
#define __apicdebuginit(type) static type __init
65

66 67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

76 77
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
78

L
Linus Torvalds 已提交
79
/*
80 81
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
82 83 84
 */
int sis_apic_bug = -1;

85 86
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
87
static DEFINE_MUTEX(ioapic_mutex);
88
static unsigned int ioapic_dynirq_base;
Y
Yinghai Lu 已提交
89

90 91 92 93 94 95 96 97
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
98 99 100 101 102
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
103 104 105 106
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
107 108
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
109 110
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
111 112
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
113
	struct mp_pin_info *pin_info;
S
Suresh Siddha 已提交
114
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
115

116
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
117

118
int mpc_ioapic_id(int ioapic_idx)
119
{
120
	return ioapics[ioapic_idx].mp_config.apicid;
121 122
}

123
unsigned int mpc_ioapic_addr(int ioapic_idx)
124
{
125
	return ioapics[ioapic_idx].mp_config.apicaddr;
126 127
}

128
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
129
{
130
	return &ioapics[ioapic_idx].gsi_config;
131
}
132

133 134 135 136 137 138 139 140 141 142 143 144
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

145 146 147 148 149
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
150 151
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
152 153 154 155
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
156 157
}

158 159 160 161 162
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

163 164 165 166 167
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

168
int nr_ioapics;
169

170 171
/* The one past the highest gsi number used */
u32 gsi_top;
172

173
/* MP IRQ source entries */
174
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
175 176 177 178

/* # of MP IRQ source entries */
int mp_irq_entries;

179
#ifdef CONFIG_EISA
180 181 182 183 184
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
185 186
int skip_ioapic_setup;

187 188 189 190
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
191 192 193 194 195 196 197 198
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

199
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
200 201
{
	/* disable IO-APIC */
202
	disable_ioapic_support();
Y
Yinghai Lu 已提交
203 204 205
	return 0;
}
early_param("noapic", parse_noapic);
206

207
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
208

209 210 211 212 213 214 215 216 217 218 219
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
220
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
221 222 223
			return;
	}

224
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
225 226 227 228
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

229 230 231 232 233
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
234
static struct irq_pin_list *alloc_irq_pin_list(int node)
235
{
236
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
237 238
}

239
int __init arch_early_irq_init(void)
240
{
241
	struct irq_cfg *cfg;
242
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
243

244
	if (!nr_legacy_irqs())
245 246
		io_apic_irqs = ~0UL;

247
	for_each_ioapic(i) {
248
		ioapics[i].saved_registers =
249
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
250
				ioapics[i].nr_registers, GFP_KERNEL);
251
		if (!ioapics[i].saved_registers)
252 253 254
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

255 256 257 258 259 260 261 262
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
263
	}
264 265

	return 0;
266
}
267

268
static inline struct irq_cfg *irq_cfg(unsigned int irq)
269
{
270
	return irq_get_chip_data(irq);
271
}
T
Thomas Gleixner 已提交
272

273
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
274
{
275
	struct irq_cfg *cfg;
276

277
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
278 279
	if (!cfg)
		return NULL;
280
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
281
		goto out_cfg;
282
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
283
		goto out_domain;
284
	return cfg;
285 286 287 288 289
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
290 291
}

292
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
293
{
294 295
	if (!cfg)
		return;
296
	irq_set_chip_data(at, NULL);
297 298 299 300 301 302 303 304 305 306 307 308 309
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
310
		cfg = irq_cfg(at);
311 312 313 314
		if (cfg)
			return cfg;
	}

315
	cfg = alloc_irq_cfg(at, node);
316
	if (cfg)
317
		irq_set_chip_data(at, cfg);
318 319 320 321 322
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
323 324 325 326
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
327 328
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
329 330 331 332 333
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
334
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
335 336
}

337
void io_apic_eoi(unsigned int apic, unsigned int vector)
338 339 340 341 342
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

343
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
344 345 346 347 348 349
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

350
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
351 352
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
353

L
Linus Torvalds 已提交
354 355 356 357 358 359 360 361 362 363
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
364
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
365
{
366
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
367 368 369

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
370 371 372
	writel(value, &io_apic->data);
}

373 374 375 376 377
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

378 379 380 381 382 383
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
384

385 386 387
	return eu.entry;
}

388 389 390 391
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
392

393
	raw_spin_lock_irqsave(&ioapic_lock, flags);
394
	eu.entry = __ioapic_read_entry(apic, pin);
395
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
396

397 398 399
	return eu.entry;
}

400 401 402 403 404 405
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
406
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
407
{
408 409
	union entry_union eu = {{0, 0}};

410
	eu.entry = e;
411 412
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
413 414
}

415
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
416 417
{
	unsigned long flags;
418

419
	raw_spin_lock_irqsave(&ioapic_lock, flags);
420
	__ioapic_write_entry(apic, pin, e);
421
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
422 423 424 425 426 427 428 429 430 431 432 433
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

434
	raw_spin_lock_irqsave(&ioapic_lock, flags);
435 436
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
437
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
438 439
}

L
Linus Torvalds 已提交
440 441 442 443 444
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
445
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
446
{
447
	struct irq_pin_list **last, *entry;
448

449 450 451
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
452
		if (entry->apic == apic && entry->pin == pin)
453
			return 0;
454
		last = &entry->next;
L
Linus Torvalds 已提交
455
	}
456

T
Thomas Gleixner 已提交
457
	entry = alloc_irq_pin_list(node);
458
	if (!entry) {
459 460
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
461
		return -ENOMEM;
462
	}
L
Linus Torvalds 已提交
463 464
	entry->apic = apic;
	entry->pin = pin;
465

466
	*last = entry;
467 468 469
	return 0;
}

470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
	struct irq_pin_list **last, *entry;

	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin)
		if (entry->apic == apic && entry->pin == pin) {
			*last = entry->next;
			kfree(entry);
			return;
		} else {
			last = &entry->next;
		}
}

485 486
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
487
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
488
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
489 490 491 492 493
}

/*
 * Reroute an IRQ to a different pin.
 */
494
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
495 496
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
497
{
498
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
499

500
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
501 502 503
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
504
			/* every one is different, right? */
505
			return;
506
		}
L
Linus Torvalds 已提交
507
	}
508

509 510
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
511 512
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

528 529 530
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
531 532
{
	struct irq_pin_list *entry;
533

534 535 536 537
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

538
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
539
{
540 541 542 543 544
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
545

546
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
547
	readl(&io_apic->data);
L
Linus Torvalds 已提交
548 549
}

T
Thomas Gleixner 已提交
550
static void mask_ioapic(struct irq_cfg *cfg)
551
{
T
Thomas Gleixner 已提交
552 553 554
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
555
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
556
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
557
}
L
Linus Torvalds 已提交
558

559
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
560
{
561
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
562
}
Y
Yinghai Lu 已提交
563

T
Thomas Gleixner 已提交
564 565 566
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
567 568
}

T
Thomas Gleixner 已提交
569
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
570 571 572
{
	unsigned long flags;

573
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
574
	__unmask_ioapic(cfg);
575
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
576 577
}

578
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
579
{
580
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
581 582
}

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
599
void native_eoi_ioapic_pin(int apic, int pin, int vector)
600 601
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
602
		io_apic_eoi(apic, vector);
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

623
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
624 625 626 627 628 629
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
630 631
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
632 633 634
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
635 636 637
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
638

L
Linus Torvalds 已提交
639
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
640
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
641 642
	if (entry.delivery_mode == dest_SMI)
		return;
643

L
Linus Torvalds 已提交
644
	/*
645 646 647 648 649 650 651 652 653 654
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
655 656
		unsigned long flags;

657 658 659 660 661 662 663 664 665 666
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

667
		raw_spin_lock_irqsave(&ioapic_lock, flags);
668
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
669
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
670 671 672 673 674
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
675
	 */
676
	ioapic_mask_entry(apic, pin);
677 678
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
679
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
680
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
681 682
}

683
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
684 685 686
{
	int apic, pin;

687 688
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
689 690
}

691
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
692 693 694 695 696 697
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
698 699 700
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
727 728 729
#endif /* CONFIG_X86_32 */

/*
730
 * Saves all the IO-APIC RTE's
731
 */
732
int save_ioapic_entries(void)
733 734
{
	int apic, pin;
735
	int err = 0;
736

737
	for_each_ioapic(apic) {
738
		if (!ioapics[apic].saved_registers) {
739 740 741
			err = -ENOMEM;
			continue;
		}
742

743
		for_each_pin(apic, pin)
744
			ioapics[apic].saved_registers[pin] =
745
				ioapic_read_entry(apic, pin);
746
	}
747

748
	return err;
749 750
}

751 752 753
/*
 * Mask all IO APIC entries.
 */
754
void mask_ioapic_entries(void)
755 756 757
{
	int apic, pin;

758
	for_each_ioapic(apic) {
759
		if (!ioapics[apic].saved_registers)
760
			continue;
761

762
		for_each_pin(apic, pin) {
763 764
			struct IO_APIC_route_entry entry;

765
			entry = ioapics[apic].saved_registers[pin];
766 767 768 769 770 771 772 773
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

774
/*
775
 * Restore IO APIC entries which was saved in the ioapic structure.
776
 */
777
int restore_ioapic_entries(void)
778 779 780
{
	int apic, pin;

781
	for_each_ioapic(apic) {
782
		if (!ioapics[apic].saved_registers)
783
			continue;
784

785
		for_each_pin(apic, pin)
786
			ioapic_write_entry(apic, pin,
787
					   ioapics[apic].saved_registers[pin]);
788
	}
789
	return 0;
790 791
}

L
Linus Torvalds 已提交
792 793 794
/*
 * Find the IRQ entry number of a certain pin.
 */
795
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
796 797 798 799
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
800
		if (mp_irqs[i].irqtype == type &&
801
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
802 803
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
804 805 806 807 808 809 810 811
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
812
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
813 814 815 816
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
817
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
818

A
Alexey Starikovskiy 已提交
819
		if (test_bit(lbus, mp_bus_not_pci) &&
820 821
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
822

823
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
824 825 826 827
	}
	return -1;
}

828 829 830 831 832
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
833
		int lbus = mp_irqs[i].srcbus;
834

A
Alexey Starikovskiy 已提交
835
		if (test_bit(lbus, mp_bus_not_pci) &&
836 837
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
838 839
			break;
	}
840

841
	if (i < mp_irq_entries) {
842 843
		int ioapic_idx;

844
		for_each_ioapic(ioapic_idx)
845 846
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
847 848 849 850 851
	}

	return -1;
}

852
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
853 854 855 856 857
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
858
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
859 860 861 862 863 864 865
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
866

867
#endif
L
Linus Torvalds 已提交
868

A
Alexey Starikovskiy 已提交
869 870 871 872 873 874
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
875 876 877 878 879
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

880
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
881
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
882 883 884 885 886 887 888

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

889
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
890
{
891
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
892 893 894 895 896
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
897
	switch (mp_irqs[idx].irqflag & 3)
898
	{
899 900 901 902 903 904 905 906 907 908 909 910 911
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
912
			pr_warn("broken BIOS!!\n");
913 914 915 916 917 918 919 920 921 922
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
923
			pr_warn("broken BIOS!!\n");
924 925 926
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
927 928 929 930
	}
	return polarity;
}

931
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
932
{
933
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
934 935 936 937 938
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
939
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
940
	{
941 942 943 944 945
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
946
#ifdef CONFIG_EISA
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
965
					pr_warn("broken BIOS!!\n");
966 967 968 969 970
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
971
			break;
972
		case 1: /* edge */
L
Linus Torvalds 已提交
973
		{
974
			trigger = 0;
L
Linus Torvalds 已提交
975 976
			break;
		}
977
		case 2: /* reserved */
L
Linus Torvalds 已提交
978
		{
979
			pr_warn("broken BIOS!!\n");
980
			trigger = 1;
L
Linus Torvalds 已提交
981 982
			break;
		}
983
		case 3: /* level */
L
Linus Torvalds 已提交
984
		{
985
			trigger = 1;
L
Linus Torvalds 已提交
986 987
			break;
		}
988
		default: /* invalid */
L
Linus Torvalds 已提交
989
		{
990
			pr_warn("broken BIOS!!\n");
991
			trigger = 0;
L
Linus Torvalds 已提交
992 993 994 995 996 997
			break;
		}
	}
	return trigger;
}

998
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
999
{
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1035
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
1036

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	if (!domain) {
		/*
		 * Provide an identity mapping of gsi == irq except on truly
		 * weird platforms that have non isa irqs in the first 16 gsis.
		 */
		return gsi >= nr_legacy_irqs() ? gsi : gsi_top + gsi;
	}

	mutex_lock(&ioapic_mutex);

1047
	/*
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1058
	 */
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1074 1075
	}

1076 1077 1078 1079 1080 1081
	if (flags & IOAPIC_MAP_ALLOC) {
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1082

1083 1084 1085
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1086 1087
}

1088
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1089
{
1090
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1091 1092 1093 1094

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1095
	if (mp_irqs[idx].dstirq != pin)
1096
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1097

1098
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1108
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1109 1110 1111
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1112
				return irq;
L
Linus Torvalds 已提交
1113 1114 1115
			}
		}
	}
1116 1117
#endif

1118 1119
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1120

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1135 1136
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1162 1163 1164 1165 1166
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1167
				struct io_apic_irq_attr *irq_attr)
1168
{
1169
	int irq, i, best_ioapic = -1, best_idx = -1;
1170 1171 1172 1173 1174 1175 1176 1177 1178

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1179

1180 1181
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1182 1183 1184 1185 1186
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1187

1188
		for_each_ioapic(ioapic_idx)
1189
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1190 1191
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1192 1193
				break;
			}
1194 1195 1196 1197
		if (!found)
			continue;

		/* Skip ISA IRQs */
1198 1199
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1200 1201 1202
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1203 1204 1205
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1206
		}
1207

1208 1209 1210 1211
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1212 1213 1214
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1215 1216
		}
	}
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	if (best_idx < 0)
		return -1;

out:
	irq = pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			IOAPIC_MAP_ALLOC);
	if (irq > 0)
		set_io_apic_irq_attr(irq_attr, best_ioapic,
				     mp_irqs[best_idx].dstirq,
				     irq_trigger(best_idx),
				     irq_polarity(best_idx));
	return irq;
1229 1230 1231
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1232 1233 1234 1235 1236
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1237
	raw_spin_lock(&vector_lock);
1238
}
L
Linus Torvalds 已提交
1239

1240
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1241
{
1242
	raw_spin_unlock(&vector_lock);
1243
}
L
Linus Torvalds 已提交
1244

1245 1246
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1247
{
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1259
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1260
	static int current_offset = VECTOR_OFFSET_START % 16;
1261 1262
	int cpu, err;
	cpumask_var_t tmp_mask;
1263

1264
	if (cfg->move_in_progress)
1265
		return -EBUSY;
1266

1267 1268
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1269

1270
	/* Only try and allocate irqs on cpus that are present */
1271
	err = -ENOSPC;
1272 1273 1274
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1275
		int new_cpu, vector, offset;
1276

1277
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1278

1279
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1280 1281 1282 1283 1284 1285 1286 1287 1288
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1289 1290
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1291 1292
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1293
		}
1294

1295 1296
		vector = current_vector;
		offset = current_offset;
1297
next:
1298
		vector += 16;
1299
		if (vector >= first_system_vector) {
1300
			offset = (offset + 1) % 16;
1301
			vector = FIRST_EXTERNAL_VECTOR + offset;
1302
		}
1303 1304

		if (unlikely(current_vector == vector)) {
1305 1306 1307
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1308
			continue;
1309
		}
1310 1311

		if (test_bit(vector, used_vectors))
1312
			goto next;
1313

1314 1315
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1316
				goto next;
1317
		}
1318 1319 1320
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1321
		if (cfg->vector) {
1322
			cpumask_copy(cfg->old_domain, cfg->domain);
1323 1324
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1325
		}
1326
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1327 1328
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1329 1330 1331
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1332
	}
1333 1334
	free_cpumask_var(tmp_mask);
	return err;
1335 1336
}

1337
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1338 1339
{
	int err;
1340 1341
	unsigned long flags;

1342
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1343
	err = __assign_irq_vector(irq, cfg, mask);
1344
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1345 1346 1347
	return err;
}

Y
Yinghai Lu 已提交
1348
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1349 1350 1351 1352 1353 1354
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1355
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1356
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1357 1358

	cfg->vector = 0;
1359
	cpumask_clear(cfg->domain);
1360 1361 1362

	if (likely(!cfg->move_in_progress))
		return;
1363
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1364
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1365 1366
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1367
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1368 1369 1370 1371
			break;
		}
	}
	cfg->move_in_progress = 0;
1372 1373 1374 1375 1376 1377 1378 1379
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1380 1381 1382 1383 1384
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1385
	raw_spin_lock(&vector_lock);
1386
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1387
	for_each_active_irq(irq) {
1388
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1389 1390
		if (!cfg)
			continue;
1391

1392
		if (!cpumask_test_cpu(cpu, cfg->domain))
1393 1394 1395 1396 1397 1398 1399
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1400
		if (irq <= VECTOR_UNDEFINED)
1401 1402 1403
			continue;

		cfg = irq_cfg(irq);
1404
		if (!cpumask_test_cpu(cpu, cfg->domain))
1405
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1406
	}
1407
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1408
}
1409

1410
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1411

1412
#ifdef CONFIG_X86_32
1413 1414
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1415
	int apic, idx, pin;
1416

1417 1418
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1419
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1420
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1421 1422
	}
	/*
1423 1424
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1425
	return 0;
1426
}
1427 1428 1429
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1430
	return 1;
1431 1432
}
#endif
1433

1434 1435
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1436
{
1437 1438 1439
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1440

1441
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1442
	    trigger == IOAPIC_LEVEL) {
1443
		irq_set_status_flags(irq, IRQ_LEVEL);
1444 1445
		fasteoi = true;
	} else {
1446
		irq_clear_status_flags(irq, IRQ_LEVEL);
1447 1448
		fasteoi = false;
	}
1449

1450
	if (setup_remapped_irq(irq, cfg, chip))
1451
		fasteoi = trigger != 0;
1452

1453 1454 1455
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1456 1457
}

1458 1459 1460
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1474 1475
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1476
	if (attr->trigger)
1477
		entry->mask = 1;
1478

1479 1480 1481
	return 0;
}

1482 1483
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1484
{
L
Linus Torvalds 已提交
1485
	struct IO_APIC_route_entry entry;
1486
	unsigned int dest;
1487 1488 1489

	if (!IO_APIC_IRQ(irq))
		return;
1490

1491
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1492 1493
		return;

1494 1495 1496 1497 1498 1499 1500 1501
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1502 1503 1504

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1505
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1506 1507
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1508

1509 1510
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1511
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1512
		__clear_irq_vector(irq, cfg);
1513

1514 1515 1516
		return;
	}

1517
	ioapic_register_intr(irq, cfg, attr->trigger);
1518
	if (irq < nr_legacy_irqs())
1519
		legacy_pic->mask(irq);
1520

1521
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1522 1523
}

1524 1525
static void __init setup_IO_APIC_irqs(void)
{
1526 1527
	unsigned int ioapic, pin;
	int idx;
1528 1529 1530

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1541 1542
}

L
Linus Torvalds 已提交
1543
/*
1544
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1545
 */
1546
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1547
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1548 1549
{
	struct IO_APIC_route_entry entry;
1550
	unsigned int dest;
L
Linus Torvalds 已提交
1551

1552
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1553 1554 1555 1556 1557

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1558 1559
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1560 1561
		dest = BAD_APICID;

1562
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1563
	entry.mask = 0;			/* don't mask IRQ for edge */
1564
	entry.dest = dest;
1565
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1566 1567 1568 1569 1570 1571
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1572
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1573
	 */
1574 1575
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1576 1577 1578 1579

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1580
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1581 1582
}

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1610
{
1611
	int i;
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1638 1639 1640 1641 1642
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1643 1644
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1645 1646 1647 1648 1649 1650
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1651
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1652 1653
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1654
	if (reg_01.bits.version >= 0x10)
1655
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1656
	if (reg_01.bits.version >= 0x20)
1657
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1658
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1659

1660
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1661 1662 1663 1664 1665
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1666
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1667 1668
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1669 1670

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1671 1672
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1697
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1698 1699 1700 1701
}

__apicdebuginit(void) print_IO_APICs(void)
{
1702
	int ioapic_idx;
1703 1704
	struct irq_cfg *cfg;
	unsigned int irq;
1705
	struct irq_chip *chip;
1706 1707

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1708
	for_each_ioapic(ioapic_idx)
1709
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1710 1711
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1712 1713 1714 1715 1716 1717 1718

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1719
	for_each_ioapic(ioapic_idx)
1720
		print_IO_APIC(ioapic_idx);
1721

L
Linus Torvalds 已提交
1722
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1723
	for_each_active_irq(irq) {
1724 1725
		struct irq_pin_list *entry;

1726 1727 1728 1729
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1730
		cfg = irq_cfg(irq);
1731 1732
		if (!cfg)
			continue;
1733
		entry = cfg->irq_2_pin;
1734
		if (!entry)
L
Linus Torvalds 已提交
1735
			continue;
1736
		printk(KERN_DEBUG "IRQ%d ", irq);
1737
		for_each_irq_pin(entry, cfg->irq_2_pin)
1738 1739
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1740 1741 1742 1743 1744
	}

	printk(KERN_INFO ".................................... done.\n");
}

1745
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1746
{
1747
	int i;
L
Linus Torvalds 已提交
1748

1749 1750 1751
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1752
		pr_cont("%08x", apic_read(base + i*0x10));
1753

1754
	pr_cont("\n");
L
Linus Torvalds 已提交
1755 1756
}

1757
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1758
{
1759
	unsigned int i, v, ver, maxlvt;
1760
	u64 icr;
L
Linus Torvalds 已提交
1761

1762
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1763
		smp_processor_id(), hard_smp_processor_id());
1764
	v = apic_read(APIC_ID);
1765
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1766 1767 1768
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1769
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1770 1771 1772 1773

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1774
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1775 1776 1777 1778 1779
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1780 1781 1782 1783
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1784 1785 1786 1787 1788 1789 1790 1791 1792
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1793 1794
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1795 1796 1797 1798
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1799 1800 1801 1802
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1803
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1804
	printk(KERN_DEBUG "... APIC TMR field:\n");
1805
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1806
	printk(KERN_DEBUG "... APIC IRR field:\n");
1807
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1808

1809 1810
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1811
			apic_write(APIC_ESR, 0);
1812

L
Linus Torvalds 已提交
1813 1814 1815 1816
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1817
	icr = apic_icr_read();
1818 1819
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1856
	pr_cont("\n");
L
Linus Torvalds 已提交
1857 1858
}

1859
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1860
{
1861 1862
	int cpu;

1863 1864 1865
	if (!maxcpu)
		return;

1866
	preempt_disable();
1867 1868 1869
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1870
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1871
	}
1872
	preempt_enable();
L
Linus Torvalds 已提交
1873 1874
}

1875
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1876 1877 1878 1879
{
	unsigned int v;
	unsigned long flags;

1880
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1881 1882 1883 1884
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1885
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1886 1887 1888 1889 1890 1891 1892

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1893 1894
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1895
	v = inb(0xa0) << 8 | inb(0x20);
1896 1897
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1898

1899
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1900 1901 1902 1903 1904 1905 1906

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1925
{
1926 1927 1928
	if (apic_verbosity == APIC_QUIET)
		return 0;

1929
	print_PIC();
1930 1931

	/* don't print out if apic is not there */
1932
	if (!cpu_has_apic && !apic_from_smp_config())
1933 1934
		return 0;

1935
	print_local_APICs(show_lapic);
1936
	print_IO_APICs();
1937 1938 1939 1940

	return 0;
}

1941
late_initcall(print_ICs);
1942

L
Linus Torvalds 已提交
1943

Y
Yinghai Lu 已提交
1944 1945 1946
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1947
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1948
{
1949
	int i8259_apic, i8259_pin;
1950
	int apic, pin;
1951

1952
	if (!nr_legacy_irqs())
1953 1954
		return;

1955
	for_each_ioapic_pin(apic, pin) {
1956
		/* See if any of the pins is in ExtINT mode */
1957
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1958

1959 1960 1961 1962 1963 1964 1965
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1987 1988 1989 1990 1991 1992 1993 1994
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1995
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1996
{
1997
	/*
1998
	 * If the i8259 is routed through an IOAPIC
1999
	 * Put that IOAPIC in virtual wire mode
2000
	 * so legacy interrupts can be delivered.
2001
	 */
2002
	if (ioapic_i8259.pin != -1) {
2003 2004 2005 2006 2007 2008 2009 2010 2011
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2012
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2013
		entry.vector          = 0;
2014
		entry.dest            = read_apic_id();
2015 2016 2017 2018

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2019
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2020
	}
2021

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
2032
	/*
2033
	 * Clear the IO-APIC before rebooting:
2034
	 */
2035 2036
	clear_IO_APIC();

2037
	if (!nr_legacy_irqs())
2038 2039 2040
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
2041 2042
}

2043
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2044 2045 2046 2047 2048 2049
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2050
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2051 2052 2053
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2054
	int ioapic_idx;
L
Linus Torvalds 已提交
2055 2056 2057 2058 2059 2060 2061 2062
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2063
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2064 2065 2066 2067

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2068
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
2069
		/* Read the register 0 value */
2070
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2071
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2072
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2073

2074
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2075

2076
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2077
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2078
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2079 2080
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2081
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2082 2083 2084 2085 2086 2087 2088
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2089
		if (apic->check_apicid_used(&phys_id_present_map,
2090
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2091
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2092
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098 2099 2100
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2101
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2102 2103
		} else {
			physid_mask_t tmp;
2104
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2105
						    &tmp);
L
Linus Torvalds 已提交
2106 2107
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2108
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2109 2110 2111 2112 2113 2114 2115
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2116
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2117
			for (i = 0; i < mp_irq_entries; i++)
2118 2119
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2120
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2121 2122

		/*
2123 2124
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2125
		 */
2126
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2127 2128
			continue;

L
Linus Torvalds 已提交
2129 2130
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2131
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2132

2133
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2134
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2135
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2136
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2137 2138 2139 2140

		/*
		 * Sanity check
		 */
2141
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2142
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2143
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2144
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2145
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2146 2147 2148 2149
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2165
#endif
L
Linus Torvalds 已提交
2166

2167
int no_timer_check __initdata;
2168 2169 2170 2171 2172 2173 2174 2175

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2176 2177 2178 2179 2180 2181 2182 2183
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2184
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2185 2186
{
	unsigned long t1 = jiffies;
2187
	unsigned long flags;
L
Linus Torvalds 已提交
2188

2189 2190 2191
	if (no_timer_check)
		return 1;

2192
	local_save_flags(flags);
L
Linus Torvalds 已提交
2193 2194 2195
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2196
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2197 2198 2199 2200 2201 2202 2203 2204

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2205 2206

	/* jiffies wrap? */
2207
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2234

2235
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2236
{
2237
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2238 2239
	unsigned long flags;

2240
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2241
	if (irq < nr_legacy_irqs()) {
2242
		legacy_pic->mask(irq);
2243
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2244 2245
			was_pending = 1;
	}
2246
	__unmask_ioapic(data->chip_data);
2247
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2248 2249 2250 2251

	return was_pending;
}

2252
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2253
{
2254
	struct irq_cfg *cfg = data->chip_data;
2255
	unsigned long flags;
2256
	int cpu;
2257

2258
	raw_spin_lock_irqsave(&vector_lock, flags);
2259 2260
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2261
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2262 2263 2264

	return 1;
}
2265

2266 2267 2268 2269 2270 2271 2272 2273
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2274

2275
#ifdef CONFIG_SMP
2276
void send_cleanup_vector(struct irq_cfg *cfg)
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2292
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2293 2294
{
	unsigned vector, me;
2295

2296 2297
	ack_APIC_irq();
	irq_enter();
2298
	exit_idle();
2299 2300 2301

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2302
		int irq;
2303
		unsigned int irr;
2304 2305
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2306
		irq = __this_cpu_read(vector_irq[vector]);
2307

2308
		if (irq <= VECTOR_UNDEFINED)
2309 2310
			continue;

2311 2312 2313 2314 2315
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2316 2317 2318
		if (!cfg)
			continue;

2319
		raw_spin_lock(&desc->lock);
2320

2321 2322 2323 2324 2325 2326 2327
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2328
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2329 2330
			goto unlock;

2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2343
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2344
unlock:
2345
		raw_spin_unlock(&desc->lock);
2346 2347 2348 2349 2350
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2351
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2352
{
2353
	unsigned me;
2354

2355
	if (likely(!cfg->move_in_progress))
2356 2357 2358
		return;

	me = smp_processor_id();
2359

2360
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2361
		send_cleanup_vector(cfg);
2362
}
2363

T
Thomas Gleixner 已提交
2364
static void irq_complete_move(struct irq_cfg *cfg)
2365
{
T
Thomas Gleixner 已提交
2366
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2367 2368 2369 2370
}

void irq_force_complete_move(int irq)
{
2371
	struct irq_cfg *cfg = irq_cfg(irq);
2372

2373 2374 2375
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2376
	__irq_complete_move(cfg, cfg->vector);
2377
}
2378
#else
T
Thomas Gleixner 已提交
2379
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2380
#endif
Y
Yinghai Lu 已提交
2381

2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2393 2394

		io_apic_write(apic, 0x11 + pin*2, dest);
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2415
		return -EPERM;
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2436 2437 2438 2439

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2440 2441 2442 2443 2444 2445
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2446
		return -EPERM;
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2460
static void ack_apic_edge(struct irq_data *data)
2461
{
2462
	irq_complete_move(data->chip_data);
2463
	irq_move_irq(data);
2464 2465 2466
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2467 2468
atomic_t irq_mis_count;

2469
#ifdef CONFIG_GENERIC_PENDING_IRQ
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2493 2494
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2495
	/* If we are moving the irq we need to mask it */
2496
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2497
		mask_ioapic(cfg);
2498
		return true;
2499
	}
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2547 2548
#endif

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2559
	/*
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2590
	 */
Y
Yinghai Lu 已提交
2591
	i = cfg->vector;
Y
Yinghai Lu 已提交
2592 2593
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2594 2595 2596 2597 2598 2599
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2600 2601 2602 2603 2604 2605 2606
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2607 2608 2609
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2610
		eoi_ioapic_irq(irq, cfg);
2611 2612
	}

2613
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2614
}
2615

2616
static struct irq_chip ioapic_chip __read_mostly = {
2617 2618 2619 2620 2621 2622
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2623
	.irq_set_affinity	= native_ioapic_set_affinity,
2624
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2625 2626 2627 2628
};

static inline void init_IO_APIC_traps(void)
{
2629
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2630
	unsigned int irq;
L
Linus Torvalds 已提交
2631

T
Thomas Gleixner 已提交
2632
	for_each_active_irq(irq) {
2633
		cfg = irq_cfg(irq);
2634
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2635 2636 2637 2638 2639
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2640
			if (irq < nr_legacy_irqs())
2641
				legacy_pic->make_irq(irq);
2642
			else
L
Linus Torvalds 已提交
2643
				/* Strange. Oh, well.. */
2644
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2645 2646 2647 2648
		}
	}
}

2649 2650 2651
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2652

2653
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2654 2655 2656 2657
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2658
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2659 2660
}

2661
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2662
{
2663
	unsigned long v;
L
Linus Torvalds 已提交
2664

2665
	v = apic_read(APIC_LVT0);
2666
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2667
}
L
Linus Torvalds 已提交
2668

2669
static void ack_lapic_irq(struct irq_data *data)
2670 2671 2672 2673
{
	ack_APIC_irq();
}

2674
static struct irq_chip lapic_chip __read_mostly = {
2675
	.name		= "local-APIC",
2676 2677 2678
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2679 2680
};

2681
static void lapic_register_intr(int irq)
2682
{
2683
	irq_clear_status_flags(irq, IRQ_LEVEL);
2684
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2685 2686 2687
				      "edge");
}

L
Linus Torvalds 已提交
2688 2689 2690 2691 2692 2693 2694
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2695
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2696
{
2697
	int apic, pin, i;
L
Linus Torvalds 已提交
2698 2699 2700
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2701
	pin  = find_isa_irq_pin(8, mp_INT);
2702 2703 2704 2705
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2706
	apic = find_isa_irq_apic(8, mp_INT);
2707 2708
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2709
		return;
2710
	}
L
Linus Torvalds 已提交
2711

2712
	entry0 = ioapic_read_entry(apic, pin);
2713
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2714 2715 2716 2717 2718

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2719
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2720 2721 2722 2723 2724
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2725
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2742
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2743

2744
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2745 2746
}

Y
Yinghai Lu 已提交
2747
static int disable_timer_pin_1 __initdata;
2748
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2749
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2750 2751 2752 2753
{
	disable_timer_pin_1 = 1;
	return 0;
}
2754
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2755

L
Linus Torvalds 已提交
2756 2757 2758 2759 2760
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2761 2762
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2763
 */
2764
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2765
{
2766
	struct irq_cfg *cfg = irq_cfg(0);
2767
	int node = cpu_to_node(0);
2768
	int apic1, pin1, apic2, pin2;
2769
	unsigned long flags;
2770
	int no_pin1 = 0;
2771 2772

	local_irq_save(flags);
2773

L
Linus Torvalds 已提交
2774 2775 2776
	/*
	 * get/set the timer IRQ vector:
	 */
2777
	legacy_pic->mask(0);
2778
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2779 2780

	/*
2781 2782 2783 2784 2785 2786 2787
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2788
	 */
2789
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2790
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2791

2792 2793 2794 2795
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2796

2797 2798
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2799
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2800

2801 2802 2803 2804 2805 2806 2807 2808
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2809
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2810 2811 2812 2813 2814 2815 2816 2817
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2818 2819 2820 2821
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2822
		if (no_pin1) {
2823
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2824
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2825
		} else {
2826
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2827 2828 2829 2830 2831 2832 2833
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2834
				unmask_ioapic(cfg);
2835
		}
L
Linus Torvalds 已提交
2836
		if (timer_irq_works()) {
2837 2838
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2839
			goto out;
L
Linus Torvalds 已提交
2840
		}
2841
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2842
		local_irq_disable();
2843
		clear_IO_APIC_pin(apic1, pin1);
2844
		if (!no_pin1)
2845 2846
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2847

2848 2849 2850 2851
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2852 2853 2854
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2855
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2856
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2857
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2858
		if (timer_irq_works()) {
2859
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2860
			goto out;
L
Linus Torvalds 已提交
2861 2862 2863 2864
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2865
		local_irq_disable();
2866
		legacy_pic->mask(0);
2867
		clear_IO_APIC_pin(apic2, pin2);
2868
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2869 2870
	}

2871 2872
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2873

2874
	lapic_register_intr(0);
2875
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2876
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2877 2878

	if (timer_irq_works()) {
2879
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2880
		goto out;
L
Linus Torvalds 已提交
2881
	}
Y
Yinghai Lu 已提交
2882
	local_irq_disable();
2883
	legacy_pic->mask(0);
2884
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2885
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2886

2887 2888
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2889

2890 2891
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2892
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2893 2894 2895 2896

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2897
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2898
		goto out;
L
Linus Torvalds 已提交
2899
	}
Y
Yinghai Lu 已提交
2900
	local_irq_disable();
2901
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2902 2903 2904 2905
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2906
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2907
		"report.  Then try booting with the 'noapic' option.\n");
2908 2909
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2910 2911 2912
}

/*
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2928
 */
2929
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2930

2931 2932
static int mp_irqdomain_create(int ioapic)
{
2933
	size_t size;
2934 2935 2936 2937 2938
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2939 2940 2941 2942 2943
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2944 2945 2946 2947 2948
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2949 2950 2951
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2952
		return -ENOMEM;
2953
	}
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

L
Linus Torvalds 已提交
2966 2967
void __init setup_IO_APIC(void)
{
2968
	int ioapic;
2969 2970 2971 2972

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2973
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2974

2975
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2976 2977 2978
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2979
	/*
2980 2981
         * Set up IO-APIC IRQ routing.
         */
2982 2983
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2984 2985 2986
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2987
	if (nr_legacy_irqs())
2988
		check_timer();
L
Linus Torvalds 已提交
2989 2990 2991
}

/*
L
Lucas De Marchi 已提交
2992
 *      Called after all the initialization is done. If we didn't find any
2993
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2994
 */
2995

L
Linus Torvalds 已提交
2996 2997
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2998 2999 3000
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3001 3002 3003 3004
}

late_initcall(io_apic_bug_finalize);

3005
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3006 3007 3008
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3009

3010
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3011 3012 3013 3014
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3015
	}
3016
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3017
}
L
Linus Torvalds 已提交
3018

3019 3020
static void ioapic_resume(void)
{
3021
	int ioapic_idx;
3022

3023
	for_each_ioapic_reverse(ioapic_idx)
3024
		resume_ioapic_id(ioapic_idx);
3025 3026

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3027 3028
}

3029
static struct syscore_ops ioapic_syscore_ops = {
3030
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3031 3032 3033
	.resume = ioapic_resume,
};

3034
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3035
{
3036 3037
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3038 3039 3040
	return 0;
}

3041
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3042

3043
/*
3044
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
3045
 */
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
3069
	struct irq_cfg *cfg = irq_cfg(irq);
3070 3071 3072 3073 3074 3075 3076 3077 3078
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

3079
/*
S
Simon Arlott 已提交
3080
 * MSI message composition
3081
 */
3082 3083 3084
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
3085
{
3086
	struct irq_cfg *cfg = irq_cfg(irq);
3087

3088
	msg->address_hi = MSI_ADDR_BASE_HI;
3089

3090
	if (x2apic_enabled())
3091
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
3092

3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
3134

3135
	return 0;
3136 3137
}

3138 3139
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3140
{
3141
	struct irq_cfg *cfg = data->chip_data;
3142 3143
	struct msi_msg msg;
	unsigned int dest;
3144
	int ret;
3145

3146 3147 3148
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3149

3150
	__get_cached_msi_msg(data->msi_desc, &msg);
3151 3152

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3153
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3154 3155 3156
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3157
	__write_msi_msg(data->msi_desc, &msg);
3158

3159
	return IRQ_SET_MASK_OK_NOCOPY;
3160 3161
}

3162 3163 3164 3165 3166
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3167 3168 3169 3170 3171 3172
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3173 3174
};

3175 3176
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3177
{
3178
	struct irq_chip *chip = &msi_chip;
3179
	struct msi_msg msg;
3180
	unsigned int irq = irq_base + irq_offset;
3181
	int ret;
3182

3183
	ret = msi_compose_msg(dev, irq, &msg, -1);
3184 3185 3186
	if (ret < 0)
		return ret;

3187 3188 3189 3190 3191 3192 3193 3194
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
		write_msi_msg(irq, &msg);
3195

3196
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3197 3198

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3199

Y
Yinghai Lu 已提交
3200 3201
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3202 3203 3204
	return 0;
}

3205
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3206
{
3207
	struct msi_desc *msidesc;
3208
	unsigned int irq;
3209 3210 3211 3212 3213
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3214

3215
	node = dev_to_node(&dev->dev);
3216

3217
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3218 3219
		irq = irq_alloc_hwirq(node);
		if (!irq)
3220
			return -ENOSPC;
3221

3222
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3223 3224 3225 3226 3227
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3228 3229
	}
	return 0;
3230 3231
}

S
Stefano Stabellini 已提交
3232
void native_teardown_msi_irq(unsigned int irq)
3233
{
3234
	irq_free_hwirq(irq);
3235 3236
}

3237
#ifdef CONFIG_DMAR_TABLE
3238 3239 3240
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3241
{
3242 3243
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3244
	struct msi_msg msg;
3245
	int ret;
3246

3247 3248 3249
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3250 3251 3252 3253 3254 3255 3256

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3257
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3258 3259

	dmar_msi_write(irq, &msg);
3260

3261
	return IRQ_SET_MASK_OK_NOCOPY;
3262
}
Y
Yinghai Lu 已提交
3263

3264
static struct irq_chip dmar_msi_type = {
3265 3266 3267 3268 3269 3270
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3271 3272 3273 3274 3275 3276
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3277

3278
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3279 3280 3281
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3282 3283
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3284 3285 3286 3287
	return 0;
}
#endif

3288 3289
#ifdef CONFIG_HPET_TIMER

3290 3291
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3292
{
3293
	struct irq_cfg *cfg = data->chip_data;
3294 3295
	struct msi_msg msg;
	unsigned int dest;
3296
	int ret;
3297

3298 3299 3300
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3301

3302
	hpet_msi_read(data->handler_data, &msg);
3303 3304 3305 3306 3307 3308

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3309
	hpet_msi_write(data->handler_data, &msg);
3310

3311
	return IRQ_SET_MASK_OK_NOCOPY;
3312
}
Y
Yinghai Lu 已提交
3313

3314
static struct irq_chip hpet_msi_type = {
3315
	.name = "HPET_MSI",
3316 3317
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3318
	.irq_ack = ack_apic_edge,
3319
	.irq_set_affinity = hpet_msi_set_affinity,
3320
	.irq_retrigger = ioapic_retrigger_irq,
3321 3322
};

3323
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3324
{
3325
	struct irq_chip *chip = &hpet_msi_type;
3326
	struct msi_msg msg;
3327
	int ret;
3328

3329
	ret = msi_compose_msg(NULL, irq, &msg, id);
3330 3331 3332
	if (ret < 0)
		return ret;

3333
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3334
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3335
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3336

3337
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3338 3339 3340 3341
	return 0;
}
#endif

3342
#endif /* CONFIG_PCI_MSI */
3343 3344 3345 3346 3347
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3348
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3349
{
3350 3351
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3352

3353
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3354
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3355

3356
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3357
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3358

3359
	write_ht_irq_msg(irq, &msg);
3360 3361
}

3362 3363
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3364
{
3365
	struct irq_cfg *cfg = data->chip_data;
3366
	unsigned int dest;
3367
	int ret;
3368

3369 3370 3371
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3372

3373
	target_ht_irq(data->irq, dest, cfg->vector);
3374
	return IRQ_SET_MASK_OK_NOCOPY;
3375
}
Y
Yinghai Lu 已提交
3376

3377
static struct irq_chip ht_irq_chip = {
3378 3379 3380 3381 3382 3383
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3384 3385 3386 3387
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3388
	struct irq_cfg *cfg;
3389 3390
	struct ht_irq_msg msg;
	unsigned dest;
3391
	int err;
3392

J
Jan Beulich 已提交
3393 3394 3395
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3396
	cfg = irq_cfg(irq);
3397
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3398 3399
	if (err)
		return err;
3400

3401 3402 3403 3404
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3405

3406
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3407

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3420

3421
	write_ht_irq_msg(irq, &msg);
3422

3423 3424
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3425

3426
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3427

3428
	return 0;
3429 3430 3431
}
#endif /* CONFIG_HT_IRQ */

3432
static int
3433 3434 3435 3436 3437 3438 3439 3440 3441
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3442
		setup_ioapic_irq(irq, cfg, attr);
3443 3444 3445
	return ret;
}

3446
static int __init io_apic_get_redir_entries(int ioapic)
3447 3448 3449 3450
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3451
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3452
	reg_01.raw = io_apic_read(ioapic, 1);
3453
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3454

3455 3456 3457 3458 3459
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3460 3461
}

3462 3463
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3464
	unsigned int min = gsi_top + nr_legacy_irqs();
3465

3466 3467 3468
	if (ioapic_dynirq_base)
		return ioapic_dynirq_base;

3469
	return from < min ? min : from;
3470 3471
}

Y
Yinghai Lu 已提交
3472 3473 3474 3475
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3476 3477
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3478

3479
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3480 3481 3482 3483
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3484
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3485 3486
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3487 3488
		nr_irqs = nr;

3489
	return 0;
Y
Yinghai Lu 已提交
3490 3491
}

3492
#ifdef CONFIG_X86_32
3493
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3494 3495 3496 3497 3498 3499 3500 3501
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3502 3503
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3504
	 * supports up to 16 on one shared APIC bus.
3505
	 *
L
Linus Torvalds 已提交
3506 3507 3508 3509 3510
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3511
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3512

3513
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3514
	reg_00.raw = io_apic_read(ioapic, 0);
3515
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3516 3517 3518 3519 3520 3521 3522 3523

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3524
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3525 3526
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3527
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3528 3529

		for (i = 0; i < get_physical_broadcast(); i++) {
3530
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3531 3532 3533 3534 3535 3536 3537 3538 3539 3540
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3541
	}
L
Linus Torvalds 已提交
3542

3543
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3544 3545 3546 3547 3548
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3549
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3550 3551
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3552
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3553 3554

		/* Sanity check */
3555
		if (reg_00.bits.ID != apic_id) {
3556 3557
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3558 3559
			return -1;
		}
L
Linus Torvalds 已提交
3560 3561 3562 3563 3564 3565 3566
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
3583
	for_each_ioapic(i)
3584
		__set_bit(mpc_ioapic_id(i), used);
3585 3586 3587 3588
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3589
#endif
L
Linus Torvalds 已提交
3590

3591
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3592 3593 3594 3595
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3596
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3597
	reg_01.raw = io_apic_read(ioapic, 1);
3598
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3599 3600 3601 3602

	return reg_01.bits.version;
}

3603
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3604
{
3605
	int ioapic, pin, idx;
3606 3607 3608 3609

	if (skip_ioapic_setup)
		return -1;

3610 3611
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3612 3613
		return -1;

3614 3615 3616 3617 3618 3619
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3620 3621
		return -1;

3622 3623
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3624 3625 3626
	return 0;
}

3627 3628 3629
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3630
 * so mask in all cases should simply be apic->target_cpus()
3631 3632 3633 3634
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3635
	int pin, ioapic, irq, irq_entry;
3636
	const struct cpumask *mask;
3637
	struct irq_data *idata;
3638 3639 3640 3641

	if (skip_ioapic_setup == 1)
		return;

3642
	for_each_ioapic_pin(ioapic, pin) {
3643 3644 3645
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3646

3647 3648
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3649 3650
			continue;

3651
		idata = irq_get_irq_data(irq);
3652

3653 3654 3655
		/*
		 * Honour affinities which have been set in early boot
		 */
3656 3657
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3658 3659
		else
			mask = apic->target_cpus();
3660

3661
		x86_io_apic_ops.set_affinity(idata, mask, false);
3662
	}
3663

3664 3665 3666
}
#endif

3667 3668 3669 3670
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3671
static struct resource * __init ioapic_setup_resources(void)
3672 3673 3674 3675
{
	unsigned long n;
	struct resource *res;
	char *mem;
3676
	int i, num = 0;
3677

3678 3679 3680
	for_each_ioapic(i)
		num++;
	if (num == 0)
3681 3682 3683
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3684
	n *= num;
3685 3686 3687 3688

	mem = alloc_bootmem(n);
	res = (void *)mem;

3689
	mem += sizeof(struct resource) * num;
3690

3691 3692 3693 3694
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3695
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3696
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3697
		num++;
3698 3699 3700 3701 3702 3703 3704
	}

	ioapic_resources = res;

	return res;
}

3705
void __init native_io_apic_init_mappings(void)
3706 3707
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3708
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3709
	int i;
3710

3711 3712
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3713
		if (smp_found_config) {
3714
			ioapic_phys = mpc_ioapic_addr(i);
3715
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3716 3717 3718 3719 3720 3721 3722 3723 3724
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3725
#endif
3726
		} else {
3727
#ifdef CONFIG_X86_32
3728
fake_ioapic_page:
3729
#endif
3730
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3731 3732 3733
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3734 3735 3736
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3737
		idx++;
3738

3739
		ioapic_res->start = ioapic_phys;
3740
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3741
		ioapic_res++;
3742 3743 3744
	}
}

3745
void __init ioapic_insert_resources(void)
3746 3747 3748 3749 3750
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3751
		if (nr_ioapics > 0)
3752 3753
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3754
		return;
3755 3756
	}

3757
	for_each_ioapic(i) {
3758 3759 3760 3761
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3762

3763
int mp_find_ioapic(u32 gsi)
3764
{
3765
	int i;
3766

3767 3768 3769
	if (nr_ioapics == 0)
		return -1;

3770
	/* Find the IOAPIC that manages this GSI. */
3771
	for_each_ioapic(i) {
3772
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3773
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3774 3775
			return i;
	}
3776

3777 3778 3779 3780
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3781
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3782
{
3783 3784
	struct mp_ioapic_gsi *gsi_cfg;

3785
	if (WARN_ON(ioapic < 0))
3786
		return -1;
3787 3788 3789

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3790 3791
		return -1;

3792
	return gsi - gsi_cfg->gsi_base;
3793 3794
}

3795
static __init int bad_ioapic(unsigned long address)
3796 3797
{
	if (nr_ioapics >= MAX_IO_APICS) {
3798 3799
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3800 3801 3802
		return 1;
	}
	if (!address) {
3803
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3804 3805
		return 1;
	}
3806 3807 3808
	return 0;
}

3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3828 3829
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base,
			       struct ioapic_domain_cfg *cfg)
3830 3831
{
	int idx = 0;
3832
	int entries;
3833
	struct mp_ioapic_gsi *gsi_cfg;
3834 3835 3836 3837 3838 3839

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3840 3841 3842
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3843 3844 3845 3846 3847
	ioapics[idx].irqdomain = NULL;
	if (cfg)
		ioapics[idx].irqdomain_cfg = *cfg;
	else
		ioapics[idx].irqdomain_cfg.type = IOAPIC_DOMAIN_INVALID;
3848 3849

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3850 3851 3852 3853 3854 3855

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3856 3857
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3858 3859 3860 3861 3862

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3863
	entries = io_apic_get_redir_entries(idx);
3864 3865 3866
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3867 3868 3869 3870

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3871
	ioapics[idx].nr_registers = entries;
3872

3873 3874
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3875

3876 3877 3878 3879
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3880 3881 3882

	nr_ioapics++;
}
3883

3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/*
	 * Skip the timer IRQ if there's a quirk handler installed and if it
	 * returns 1:
	 */
	if (apic->multi_timer_check &&
	    apic->multi_timer_check(ioapic, virq))
		return 0;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
		info->set = 1;
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
	int ioapic = (int)(long)domain->host_data;
	int pin = (int)data->hwirq;

	/*
	 * Skip the timer IRQ if there's a quirk handler installed and if it
	 * returns 1:
	 */
	if (apic->multi_timer_check &&
	    apic->multi_timer_check(ioapic, virq))
		return;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
	WARN_ON(cfg->irq_2_pin != NULL);
	arch_teardown_hwirq(virq);
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

3971 3972 3973
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3974
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3975 3976 3977

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3978 3979
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3980 3981 3982
#endif
	setup_local_APIC();

3983
	io_apic_setup_irq_pin(0, 0, &attr);
3984 3985
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3986
}