• S
    powerpc/fsl: Force coherent memory on e500mc derivatives · c6023202
    Scott Wood 提交于
    In CoreNet systems it is not allowed to mix M and non-M mappings to the
    same memory, and coherent DMA accesses are considered to be M mappings
    for this purpose.  Ignoring this has been observed to cause hard
    lockups in non-SMP kernels on e6500.
    
    Furthermore, e6500 implements the LRAT (logical to real address table)
    which allows KVM guests to control the WIMGE bits.  This means that
    KVM cannot force the M bit on the way it usually does, so the guest had
    better set it itself.
    Signed-off-by: NScott Wood <scottwood@freescale.com>
    c6023202
exceptions-64e.S 44.6 KB