radeon_vm.c 31.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include <drm/drmP.h>
#include <drm/radeon_drm.h>
#include "radeon.h"
#include "radeon_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

/**
 * radeon_vm_num_pde - return the number of page directory entries
 *
 * @rdev: radeon_device pointer
 *
 * Calculate the number of page directory entries (cayman+).
 */
static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
{
62
	return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
}

/**
 * radeon_vm_directory_size - returns the size of the page directory in bytes
 *
 * @rdev: radeon_device pointer
 *
 * Calculate the size of the page directory in bytes (cayman+).
 */
static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
{
	return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
}

/**
 * radeon_vm_manager_init - init the vm manager
 *
 * @rdev: radeon_device pointer
 *
 * Init the vm manager (cayman+).
 * Returns 0 for success, error for failure.
 */
int radeon_vm_manager_init(struct radeon_device *rdev)
{
	int r;

	if (!rdev->vm_manager.enabled) {
		r = radeon_asic_vm_init(rdev);
		if (r)
			return r;

		rdev->vm_manager.enabled = true;
	}
	return 0;
}

/**
 * radeon_vm_manager_fini - tear down the vm manager
 *
 * @rdev: radeon_device pointer
 *
 * Tear down the VM manager (cayman+).
 */
void radeon_vm_manager_fini(struct radeon_device *rdev)
{
	int i;

	if (!rdev->vm_manager.enabled)
		return;

113
	for (i = 0; i < RADEON_NUM_VM; ++i)
114 115 116 117 118 119
		radeon_fence_unref(&rdev->vm_manager.active[i]);
	radeon_asic_vm_fini(rdev);
	rdev->vm_manager.enabled = false;
}

/**
120
 * radeon_vm_get_bos - add the vm BOs to a validation list
121
 *
122 123
 * @vm: vm providing the BOs
 * @head: head of validation list
124
 *
125 126
 * Add the page directory to the list of BOs to
 * validate for command submission (cayman+).
127
 */
128
struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
129 130
					  struct radeon_vm *vm,
					  struct list_head *head)
131
{
132
	struct radeon_bo_list *list;
133
	unsigned i, idx;
134

135
	list = drm_malloc_ab(vm->max_pde_used + 2,
136
			     sizeof(struct radeon_bo_list));
137 138
	if (!list)
		return NULL;
139

140
	/* add the vm page table to the list */
141
	list[0].robj = vm->page_directory;
142 143
	list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
	list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
144
	list[0].tv.bo = &vm->page_directory->tbo;
145
	list[0].tv.shared = true;
146
	list[0].tiling_flags = 0;
147
	list_add(&list[0].tv.head, head);
148

149 150 151
	for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
		if (!vm->page_tables[i].bo)
			continue;
152

153
		list[idx].robj = vm->page_tables[i].bo;
154 155
		list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
		list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
156
		list[idx].tv.bo = &list[idx].robj->tbo;
157
		list[idx].tv.shared = true;
158
		list[idx].tiling_flags = 0;
159
		list_add(&list[idx++].tv.head, head);
160 161
	}

162
	return list;
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

/**
 * radeon_vm_grab_id - allocate the next free VMID
 *
 * @rdev: radeon_device pointer
 * @vm: vm to allocate id for
 * @ring: ring we want to submit job to
 *
 * Allocate an id for the vm (cayman+).
 * Returns the fence we need to sync to (if any).
 *
 * Global and local mutex must be locked!
 */
struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
				       struct radeon_vm *vm, int ring)
{
	struct radeon_fence *best[RADEON_NUM_RINGS] = {};
181 182
	struct radeon_vm_id *vm_id = &vm->ids[ring];

183 184 185 186
	unsigned choices[2] = {};
	unsigned i;

	/* check if the id is still valid */
187 188
	if (vm_id->id && vm_id->last_id_use &&
	    vm_id->last_id_use == rdev->vm_manager.active[vm_id->id])
189 190 191
		return NULL;

	/* we definately need to flush */
192
	vm_id->pd_gpu_addr = ~0ll;
193 194 195 196 197 198 199

	/* skip over VMID 0, since it is the system VM */
	for (i = 1; i < rdev->vm_manager.nvm; ++i) {
		struct radeon_fence *fence = rdev->vm_manager.active[i];

		if (fence == NULL) {
			/* found a free one */
200 201
			vm_id->id = i;
			trace_radeon_vm_grab_id(i, ring);
202 203 204 205 206 207 208 209 210 211 212
			return NULL;
		}

		if (radeon_fence_is_earlier(fence, best[fence->ring])) {
			best[fence->ring] = fence;
			choices[fence->ring == ring ? 0 : 1] = i;
		}
	}

	for (i = 0; i < 2; ++i) {
		if (choices[i]) {
213 214
			vm_id->id = choices[i];
			trace_radeon_vm_grab_id(choices[i], ring);
215 216 217 218 219 220 221 222 223
			return rdev->vm_manager.active[choices[i]];
		}
	}

	/* should never happen */
	BUG();
	return NULL;
}

224 225 226 227 228 229
/**
 * radeon_vm_flush - hardware flush the vm
 *
 * @rdev: radeon_device pointer
 * @vm: vm we want to flush
 * @ring: ring to use for flush
230
 * @updates: last vm update that is waited for
231 232 233 234 235 236 237
 *
 * Flush the vm (cayman+).
 *
 * Global and local mutex must be locked!
 */
void radeon_vm_flush(struct radeon_device *rdev,
		     struct radeon_vm *vm,
238
		     int ring, struct radeon_fence *updates)
239
{
240
	uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
241
	struct radeon_vm_id *vm_id = &vm->ids[ring];
242

243 244
	if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates ||
	    radeon_fence_is_earlier(vm_id->flushed_updates, updates)) {
245

246 247 248 249
		trace_radeon_vm_flush(pd_addr, ring, vm->ids[ring].id);
		radeon_fence_unref(&vm_id->flushed_updates);
		vm_id->flushed_updates = radeon_fence_ref(updates);
		vm_id->pd_gpu_addr = pd_addr;
250
		radeon_ring_vm_flush(rdev, &rdev->ring[ring],
251 252
				     vm_id->id, vm_id->pd_gpu_addr);

253
	}
254 255
}

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
/**
 * radeon_vm_fence - remember fence for vm
 *
 * @rdev: radeon_device pointer
 * @vm: vm we want to fence
 * @fence: fence to remember
 *
 * Fence the vm (cayman+).
 * Set the fence used to protect page table and id.
 *
 * Global and local mutex must be locked!
 */
void radeon_vm_fence(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_fence *fence)
{
272 273 274 275
	unsigned vm_id = vm->ids[fence->ring].id;

	radeon_fence_unref(&rdev->vm_manager.active[vm_id]);
	rdev->vm_manager.active[vm_id] = radeon_fence_ref(fence);
276

277 278
	radeon_fence_unref(&vm->ids[fence->ring].last_id_use);
	vm->ids[fence->ring].last_id_use = radeon_fence_ref(fence);
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
}

/**
 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
 * Find @bo inside the requested vm (cayman+).
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
				       struct radeon_bo *bo)
{
	struct radeon_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * radeon_vm_bo_add - add a bo to a specific vm
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 * @bo: radeon buffer object
 *
 * Add @bo into the requested vm (cayman+).
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
				      struct radeon_vm *vm,
				      struct radeon_bo *bo)
{
	struct radeon_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
331 332
	bo_va->it.start = 0;
	bo_va->it.last = 0;
333
	bo_va->flags = 0;
334
	bo_va->addr = 0;
335 336
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
337
	INIT_LIST_HEAD(&bo_va->vm_status);
338 339 340 341 342 343 344 345

	mutex_lock(&vm->mutex);
	list_add_tail(&bo_va->bo_list, &bo->va);
	mutex_unlock(&vm->mutex);

	return bo_va;
}

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
/**
 * radeon_vm_set_pages - helper to call the right asic function
 *
 * @rdev: radeon_device pointer
 * @ib: indirect buffer to fill with commands
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void radeon_vm_set_pages(struct radeon_device *rdev,
				struct radeon_ib *ib,
				uint64_t pe,
				uint64_t addr, unsigned count,
				uint32_t incr, uint32_t flags)
{
	trace_radeon_vm_set_page(pe, addr, count, incr, flags);

	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
		uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
		radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);

	} else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
		radeon_asic_vm_write_pages(rdev, ib, pe, addr,
					   count, incr, flags);

	} else {
		radeon_asic_vm_set_pages(rdev, ib, pe, addr,
					 count, incr, flags);
	}
}

382 383 384 385 386 387 388 389 390 391 392 393 394 395
/**
 * radeon_vm_clear_bo - initially clear the page dir/table
 *
 * @rdev: radeon_device pointer
 * @bo: bo to clear
 */
static int radeon_vm_clear_bo(struct radeon_device *rdev,
			      struct radeon_bo *bo)
{
	struct radeon_ib ib;
	unsigned entries;
	uint64_t addr;
	int r;

396 397
	r = radeon_bo_reserve(bo, false);
	if (r)
398 399
		return r;

400 401 402
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
		goto error_unreserve;
403 404 405 406

	addr = radeon_bo_gpu_offset(bo);
	entries = radeon_bo_size(bo) / 8;

407
	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
408
	if (r)
409
		goto error_unreserve;
410 411 412

	ib.length_dw = 0;

413 414
	radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
	radeon_asic_vm_pad_ib(rdev, &ib);
415
	WARN_ON(ib.length_dw > 64);
416

417
	r = radeon_ib_schedule(rdev, &ib, NULL, false);
418
	if (r)
419
		goto error_free;
420

421
	ib.fence->is_vm_update = true;
422
	radeon_bo_fence(bo, ib.fence, false);
423

424 425
error_free:
	radeon_ib_free(rdev, &ib);
426

427 428
error_unreserve:
	radeon_bo_unreserve(bo);
429 430 431
	return r;
}

432 433 434 435 436 437 438 439 440 441 442 443
/**
 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
 *
 * @rdev: radeon_device pointer
 * @bo_va: bo_va to store the address
 * @soffset: requested offset of the buffer in the VM address space
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Set offset of @bo_va (cayman+).
 * Validate and set the offset requested within the vm address space.
 * Returns 0 for success, error for failure.
 *
444
 * Object has to be reserved and gets unreserved by this function!
445 446 447 448 449 450 451 452
 */
int radeon_vm_bo_set_addr(struct radeon_device *rdev,
			  struct radeon_bo_va *bo_va,
			  uint64_t soffset,
			  uint32_t flags)
{
	uint64_t size = radeon_bo_size(bo_va->bo);
	struct radeon_vm *vm = bo_va->vm;
453
	unsigned last_pfn, pt_idx;
454
	uint64_t eoffset;
455
	int r;
456 457 458 459 460

	if (soffset) {
		/* make sure object fit at this offset */
		eoffset = soffset + size;
		if (soffset >= eoffset) {
461 462
			r = -EINVAL;
			goto error_unreserve;
463 464 465 466 467 468
		}

		last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
		if (last_pfn > rdev->vm_manager.max_pfn) {
			dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
				last_pfn, rdev->vm_manager.max_pfn);
469 470
			r = -EINVAL;
			goto error_unreserve;
471 472 473 474 475 476 477
		}

	} else {
		eoffset = last_pfn = 0;
	}

	mutex_lock(&vm->mutex);
478 479 480 481 482 483 484 485 486 487 488 489 490
	soffset /= RADEON_GPU_PAGE_SIZE;
	eoffset /= RADEON_GPU_PAGE_SIZE;
	if (soffset || eoffset) {
		struct interval_tree_node *it;
		it = interval_tree_iter_first(&vm->va, soffset, eoffset - 1);
		if (it && it != &bo_va->it) {
			struct radeon_bo_va *tmp;
			tmp = container_of(it, struct radeon_bo_va, it);
			/* bo and tmp overlap, invalid offset */
			dev_err(rdev->dev, "bo %p va 0x%010Lx conflict with "
				"(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
				soffset, tmp->bo, tmp->it.start, tmp->it.last);
			mutex_unlock(&vm->mutex);
491 492
			r = -EINVAL;
			goto error_unreserve;
493 494 495
		}
	}

496 497 498 499 500
	if (bo_va->it.start || bo_va->it.last) {
		if (bo_va->addr) {
			/* add a clone of the bo_va to clear the old address */
			struct radeon_bo_va *tmp;
			tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
501 502
			if (!tmp) {
				mutex_unlock(&vm->mutex);
503 504
				r = -ENOMEM;
				goto error_unreserve;
505
			}
506 507 508 509
			tmp->it.start = bo_va->it.start;
			tmp->it.last = bo_va->it.last;
			tmp->vm = vm;
			tmp->addr = bo_va->addr;
510
			tmp->bo = radeon_bo_ref(bo_va->bo);
511
			spin_lock(&vm->status_lock);
512
			list_add(&tmp->vm_status, &vm->freed);
513
			spin_unlock(&vm->status_lock);
514 515

			bo_va->addr = 0;
516 517
		}

518 519 520
		interval_tree_remove(&bo_va->it, &vm->va);
		bo_va->it.start = 0;
		bo_va->it.last = 0;
521 522
	}

523 524 525 526
	if (soffset || eoffset) {
		bo_va->it.start = soffset;
		bo_va->it.last = eoffset - 1;
		interval_tree_insert(&bo_va->it, &vm->va);
527 528
	}

529
	bo_va->flags = flags;
530
	bo_va->addr = 0;
531

532 533
	soffset >>= radeon_vm_block_size;
	eoffset >>= radeon_vm_block_size;
534 535

	BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

	if (eoffset > vm->max_pde_used)
		vm->max_pde_used = eoffset;

	radeon_bo_unreserve(bo_va->bo);

	/* walk over the address space and allocate the page tables */
	for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
		struct radeon_bo *pt;

		if (vm->page_tables[pt_idx].bo)
			continue;

		/* drop mutex to allocate and clear page table */
		mutex_unlock(&vm->mutex);

		r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
553
				     RADEON_GPU_PAGE_SIZE, true,
554 555
				     RADEON_GEM_DOMAIN_VRAM, 0,
				     NULL, NULL, &pt);
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		if (r)
			return r;

		r = radeon_vm_clear_bo(rdev, pt);
		if (r) {
			radeon_bo_unref(&pt);
			return r;
		}

		/* aquire mutex again */
		mutex_lock(&vm->mutex);
		if (vm->page_tables[pt_idx].bo) {
			/* someone else allocated the pt in the meantime */
			mutex_unlock(&vm->mutex);
			radeon_bo_unref(&pt);
			mutex_lock(&vm->mutex);
			continue;
		}

		vm->page_tables[pt_idx].addr = 0;
		vm->page_tables[pt_idx].bo = pt;
	}

579
	mutex_unlock(&vm->mutex);
580
	return 0;
581 582 583 584

error_unreserve:
	radeon_bo_unreserve(bo_va->bo);
	return r;
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
}

/**
 * radeon_vm_map_gart - get the physical address of a gart page
 *
 * @rdev: radeon_device pointer
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
 * to (cayman+).
 * Returns the physical address of the page.
 */
uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
{
	uint64_t result;

	/* page table offset */
602 603
	result = rdev->gart.pages_entry[addr >> RADEON_GPU_PAGE_SHIFT];
	result &= ~RADEON_GPU_PAGE_MASK;
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641

	return result;
}

/**
 * radeon_vm_page_flags - translate page flags to what the hw uses
 *
 * @flags: flags comming from userspace
 *
 * Translate the flags the userspace ABI uses to hw flags.
 */
static uint32_t radeon_vm_page_flags(uint32_t flags)
{
        uint32_t hw_flags = 0;
        hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
        hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
        hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
        if (flags & RADEON_VM_PAGE_SYSTEM) {
                hw_flags |= R600_PTE_SYSTEM;
                hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
        }
        return hw_flags;
}

/**
 * radeon_vm_update_pdes - make sure that page directory is valid
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory (cayman+).
 * Returns 0 for success, error for failure.
 *
 * Global and local mutex must be locked!
 */
642 643
int radeon_vm_update_page_directory(struct radeon_device *rdev,
				    struct radeon_vm *vm)
644
{
645 646
	struct radeon_bo *pd = vm->page_directory;
	uint64_t pd_addr = radeon_bo_gpu_offset(pd);
647
	uint32_t incr = RADEON_VM_PTE_COUNT * 8;
648
	uint64_t last_pde = ~0, last_pt = ~0;
649 650
	unsigned count = 0, pt_idx, ndw;
	struct radeon_ib ib;
651 652
	int r;

653 654 655 656
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
657
	ndw += vm->max_pde_used * 6;
658 659 660 661 662 663 664 665 666

	/* update too big for an IB */
	if (ndw > 0xfffff)
		return -ENOMEM;

	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
	if (r)
		return r;
	ib.length_dw = 0;
667 668

	/* walk over the address space and update the page directory */
669 670
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
		struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
671 672
		uint64_t pde, pt;

673
		if (bo == NULL)
674 675
			continue;

676 677 678 679
		pt = radeon_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;
680

681
		pde = pd_addr + pt_idx * 8;
682 683 684 685
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
686 687 688
				radeon_vm_set_pages(rdev, &ib, last_pde,
						    last_pt, count, incr,
						    R600_PTE_VALID);
689 690 691 692 693 694 695 696 697 698
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

699
	if (count)
700 701
		radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
				    incr, R600_PTE_VALID);
702

703
	if (ib.length_dw != 0) {
704
		radeon_asic_vm_pad_ib(rdev, &ib);
705

706
		radeon_sync_resv(rdev, &ib.sync, pd->tbo.resv, true);
707
		WARN_ON(ib.length_dw > ndw);
708
		r = radeon_ib_schedule(rdev, &ib, NULL, false);
709 710 711 712
		if (r) {
			radeon_ib_free(rdev, &ib);
			return r;
		}
713
		ib.fence->is_vm_update = true;
714
		radeon_bo_fence(pd, ib.fence, false);
715
	}
716
	radeon_ib_free(rdev, &ib);
717 718 719 720

	return 0;
}

721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
/**
 * radeon_vm_frag_ptes - add fragment information to PTEs
 *
 * @rdev: radeon_device pointer
 * @ib: IB for the update
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 *
 * Global and local mutex must be locked!
 */
static void radeon_vm_frag_ptes(struct radeon_device *rdev,
				struct radeon_ib *ib,
				uint64_t pe_start, uint64_t pe_end,
				uint64_t addr, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* NI is optimized for 256KB fragments, SI and newer for 64KB */
758 759
	uint64_t frag_flags = ((rdev->family == CHIP_CAYMAN) ||
			       (rdev->family == CHIP_ARUBA)) ?
760
			R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
761 762
	uint64_t frag_align = ((rdev->family == CHIP_CAYMAN) ||
			       (rdev->family == CHIP_ARUBA)) ? 0x200 : 0x80;
763 764 765 766 767 768 769 770 771 772 773

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

	/* system pages are non continuously */
	if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
	    (frag_start >= frag_end)) {

		count = (pe_end - pe_start) / 8;
774 775
		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
				    RADEON_GPU_PAGE_SIZE, flags);
776 777 778 779 780 781
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
782 783
		radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
				    RADEON_GPU_PAGE_SIZE, flags);
784 785 786 787 788
		addr += RADEON_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
789 790
	radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
			    RADEON_GPU_PAGE_SIZE, flags | frag_flags);
791 792 793 794 795

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += RADEON_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
796 797
		radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
				    RADEON_GPU_PAGE_SIZE, flags);
798 799 800
	}
}

801 802 803 804 805 806 807 808 809 810 811 812 813 814
/**
 * radeon_vm_update_ptes - make sure that page tables are valid
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @dst: destination address to map to
 * @flags: mapping flags
 *
 * Update the page tables in the range @start - @end (cayman+).
 *
 * Global and local mutex must be locked!
 */
815 816 817 818 819
static int radeon_vm_update_ptes(struct radeon_device *rdev,
				 struct radeon_vm *vm,
				 struct radeon_ib *ib,
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint32_t flags)
820
{
821
	uint64_t mask = RADEON_VM_PTE_COUNT - 1;
822 823 824 825 826 827
	uint64_t last_pte = ~0, last_dst = ~0;
	unsigned count = 0;
	uint64_t addr;

	/* walk over the address space and update the page tables */
	for (addr = start; addr < end; ) {
828
		uint64_t pt_idx = addr >> radeon_vm_block_size;
829
		struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
830 831
		unsigned nptes;
		uint64_t pte;
832
		int r;
833

834
		radeon_sync_resv(rdev, &ib->sync, pt->tbo.resv, true);
835 836 837
		r = reservation_object_reserve_shared(pt->tbo.resv);
		if (r)
			return r;
838

839 840 841 842 843
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = RADEON_VM_PTE_COUNT - (addr & mask);

844
		pte = radeon_bo_gpu_offset(pt);
845 846 847 848 849
		pte += (addr & mask) * 8;

		if ((last_pte + 8 * count) != pte) {

			if (count) {
850 851 852
				radeon_vm_frag_ptes(rdev, ib, last_pte,
						    last_pte + 8 * count,
						    last_dst, flags);
853 854 855 856 857 858 859 860 861 862 863 864 865 866
			}

			count = nptes;
			last_pte = pte;
			last_dst = dst;
		} else {
			count += nptes;
		}

		addr += nptes;
		dst += nptes * RADEON_GPU_PAGE_SIZE;
	}

	if (count) {
867 868 869
		radeon_vm_frag_ptes(rdev, ib, last_pte,
				    last_pte + 8 * count,
				    last_dst, flags);
870
	}
871 872

	return 0;
873 874
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
/**
 * radeon_vm_fence_pts - fence page tables after an update
 *
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @fence: fence to use
 *
 * Fence the page tables in the range @start - @end (cayman+).
 *
 * Global and local mutex must be locked!
 */
static void radeon_vm_fence_pts(struct radeon_vm *vm,
				uint64_t start, uint64_t end,
				struct radeon_fence *fence)
{
	unsigned i;

	start >>= radeon_vm_block_size;
	end >>= radeon_vm_block_size;

	for (i = start; i <= end; ++i)
897
		radeon_bo_fence(vm->page_tables[i].bo, fence, true);
898 899
}

900 901 902 903 904 905 906 907 908 909 910
/**
 * radeon_vm_bo_update - map a bo into the vm page table
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 * @bo: radeon buffer object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo (cayman+).
 * Returns 0 for success, -EINVAL for failure.
 *
911
 * Object have to be reserved and mutex must be locked!
912 913
 */
int radeon_vm_bo_update(struct radeon_device *rdev,
914
			struct radeon_bo_va *bo_va,
915 916
			struct ttm_mem_reg *mem)
{
917
	struct radeon_vm *vm = bo_va->vm;
918
	struct radeon_ib ib;
919
	unsigned nptes, ncmds, ndw;
920
	uint64_t addr;
921
	uint32_t flags;
922 923
	int r;

924
	if (!bo_va->it.start) {
925
		dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
926
			bo_va->bo, vm);
927 928 929
		return -EINVAL;
	}

930
	spin_lock(&vm->status_lock);
931
	list_del_init(&bo_va->vm_status);
932
	spin_unlock(&vm->status_lock);
933 934 935

	bo_va->flags &= ~RADEON_VM_PAGE_VALID;
	bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
936
	bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
937 938 939
	if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
		bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;

940 941 942 943 944 945 946
	if (mem) {
		addr = mem->start << PAGE_SHIFT;
		if (mem->mem_type != TTM_PL_SYSTEM) {
			bo_va->flags |= RADEON_VM_PAGE_VALID;
		}
		if (mem->mem_type == TTM_PL_TT) {
			bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
947 948 949
			if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
				bo_va->flags |= RADEON_VM_PAGE_SNOOPED;

950 951 952 953 954 955 956
		} else {
			addr += rdev->vm_manager.vram_base_offset;
		}
	} else {
		addr = 0;
	}

957 958 959 960
	if (addr == bo_va->addr)
		return 0;
	bo_va->addr = addr;

961 962
	trace_radeon_vm_bo_update(bo_va);

963
	nptes = bo_va->it.last - bo_va->it.start + 1;
964

965 966 967 968
	/* reserve space for one command every (1 << BLOCK_SIZE) entries
	   or 2k dwords (whatever is smaller) */
	ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;

969 970 971
	/* padding, etc. */
	ndw = 64;

972 973 974 975 976 977 978 979 980 981 982
	flags = radeon_vm_page_flags(bo_va->flags);
	if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
		/* only copy commands needed */
		ndw += ncmds * 7;

	} else if (flags & R600_PTE_SYSTEM) {
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;
983

984 985 986 987 988 989 990
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}
991 992 993 994 995 996 997 998 999 1000

	/* update too big for an IB */
	if (ndw > 0xfffff)
		return -ENOMEM;

	r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
	if (r)
		return r;
	ib.length_dw = 0;

1001 1002 1003 1004 1005 1006 1007
	if (!(bo_va->flags & RADEON_VM_PAGE_VALID)) {
		unsigned i;

		for (i = 0; i < RADEON_NUM_RINGS; ++i)
			radeon_sync_fence(&ib.sync, vm->ids[i].last_id_use);
	}

1008 1009 1010 1011 1012 1013 1014
	r = radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
				  bo_va->it.last + 1, addr,
				  radeon_vm_page_flags(bo_va->flags));
	if (r) {
		radeon_ib_free(rdev, &ib);
		return r;
	}
1015

1016
	radeon_asic_vm_pad_ib(rdev, &ib);
1017 1018
	WARN_ON(ib.length_dw > ndw);

1019
	r = radeon_ib_schedule(rdev, &ib, NULL, false);
1020 1021 1022 1023
	if (r) {
		radeon_ib_free(rdev, &ib);
		return r;
	}
1024
	ib.fence->is_vm_update = true;
1025
	radeon_vm_fence_pts(vm, bo_va->it.start, bo_va->it.last + 1, ib.fence);
1026 1027
	radeon_fence_unref(&bo_va->last_pt_update);
	bo_va->last_pt_update = radeon_fence_ref(ib.fence);
1028 1029 1030 1031 1032
	radeon_ib_free(rdev, &ib);

	return 0;
}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
/**
 * radeon_vm_clear_freed - clear freed BOs in the PT
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int radeon_vm_clear_freed(struct radeon_device *rdev,
			  struct radeon_vm *vm)
{
1047
	struct radeon_bo_va *bo_va;
1048 1049
	int r;

1050 1051 1052 1053 1054 1055
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->freed)) {
		bo_va = list_first_entry(&vm->freed,
			struct radeon_bo_va, vm_status);
		spin_unlock(&vm->status_lock);

1056
		r = radeon_vm_bo_update(rdev, bo_va, NULL);
1057
		radeon_bo_unref(&bo_va->bo);
1058
		radeon_fence_unref(&bo_va->last_pt_update);
1059 1060 1061
		kfree(bo_va);
		if (r)
			return r;
1062 1063

		spin_lock(&vm->status_lock);
1064
	}
1065
	spin_unlock(&vm->status_lock);
1066 1067 1068 1069
	return 0;

}

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
/**
 * radeon_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int radeon_vm_clear_invalids(struct radeon_device *rdev,
			     struct radeon_vm *vm)
{
1084
	struct radeon_bo_va *bo_va;
1085 1086
	int r;

1087 1088 1089 1090 1091 1092
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct radeon_bo_va, vm_status);
		spin_unlock(&vm->status_lock);

1093 1094 1095
		r = radeon_vm_bo_update(rdev, bo_va, NULL);
		if (r)
			return r;
1096 1097

		spin_lock(&vm->status_lock);
1098
	}
1099 1100
	spin_unlock(&vm->status_lock);

1101 1102 1103
	return 0;
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
/**
 * radeon_vm_bo_rmv - remove a bo to a specific vm
 *
 * @rdev: radeon_device pointer
 * @bo_va: requested bo_va
 *
 * Remove @bo_va->bo from the requested vm (cayman+).
 *
 * Object have to be reserved!
 */
1114 1115
void radeon_vm_bo_rmv(struct radeon_device *rdev,
		      struct radeon_bo_va *bo_va)
1116
{
1117
	struct radeon_vm *vm = bo_va->vm;
1118

1119
	list_del(&bo_va->bo_list);
1120

1121
	mutex_lock(&vm->mutex);
1122 1123
	if (bo_va->it.start || bo_va->it.last)
		interval_tree_remove(&bo_va->it, &vm->va);
1124
	spin_lock(&vm->status_lock);
1125
	list_del(&bo_va->vm_status);
1126

1127
	if (bo_va->addr) {
1128
		bo_va->bo = radeon_bo_ref(bo_va->bo);
1129 1130
		list_add(&bo_va->vm_status, &vm->freed);
	} else {
1131
		radeon_fence_unref(&bo_va->last_pt_update);
1132 1133
		kfree(bo_va);
	}
1134
	spin_unlock(&vm->status_lock);
1135 1136

	mutex_unlock(&vm->mutex);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
}

/**
 * radeon_vm_bo_invalidate - mark the bo as invalid
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 * @bo: radeon buffer object
 *
 * Mark @bo as invalid (cayman+).
 */
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo)
{
	struct radeon_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1154
		if (bo_va->addr) {
1155
			spin_lock(&bo_va->vm->status_lock);
1156 1157
			list_del(&bo_va->vm_status);
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1158
			spin_unlock(&bo_va->vm->status_lock);
1159
		}
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	}
}

/**
 * radeon_vm_init - initialize a vm instance
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 *
 * Init @vm fields (cayman+).
 */
1171
int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
1172
{
1173 1174
	const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
		RADEON_VM_PTE_COUNT * 8);
1175
	unsigned pd_size, pd_entries, pts_size;
1176
	int i, r;
1177

1178
	vm->ib_bo_va = NULL;
1179 1180 1181 1182 1183
	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
		vm->ids[i].id = 0;
		vm->ids[i].flushed_updates = NULL;
		vm->ids[i].last_id_use = NULL;
	}
1184
	mutex_init(&vm->mutex);
1185
	vm->va = RB_ROOT;
1186
	spin_lock_init(&vm->status_lock);
1187
	INIT_LIST_HEAD(&vm->invalidated);
1188
	INIT_LIST_HEAD(&vm->freed);
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

	pd_size = radeon_vm_directory_size(rdev);
	pd_entries = radeon_vm_num_pdes(rdev);

	/* allocate page table array */
	pts_size = pd_entries * sizeof(struct radeon_vm_pt);
	vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1201
	r = radeon_bo_create(rdev, pd_size, align, true,
1202
			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
1203
			     NULL, &vm->page_directory);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	if (r)
		return r;

	r = radeon_vm_clear_bo(rdev, vm->page_directory);
	if (r) {
		radeon_bo_unref(&vm->page_directory);
		vm->page_directory = NULL;
		return r;
	}

	return 0;
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
}

/**
 * radeon_vm_fini - tear down a vm instance
 *
 * @rdev: radeon_device pointer
 * @vm: requested vm
 *
 * Tear down @vm (cayman+).
 * Unbind the VM and remove all bos from the vm bo list
 */
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
{
	struct radeon_bo_va *bo_va, *tmp;
1229
	int i, r;
1230

1231
	if (!RB_EMPTY_ROOT(&vm->va)) {
1232 1233
		dev_err(rdev->dev, "still active bo inside vm\n");
	}
1234 1235
	rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
		interval_tree_remove(&bo_va->it, &vm->va);
1236 1237 1238 1239
		r = radeon_bo_reserve(bo_va->bo, false);
		if (!r) {
			list_del_init(&bo_va->bo_list);
			radeon_bo_unreserve(bo_va->bo);
1240
			radeon_fence_unref(&bo_va->last_pt_update);
1241 1242 1243
			kfree(bo_va);
		}
	}
1244 1245
	list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
		radeon_bo_unref(&bo_va->bo);
1246
		radeon_fence_unref(&bo_va->last_pt_update);
1247
		kfree(bo_va);
1248
	}
1249 1250 1251 1252 1253 1254 1255

	for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
		radeon_bo_unref(&vm->page_tables[i].bo);
	kfree(vm->page_tables);

	radeon_bo_unref(&vm->page_directory);

1256 1257 1258 1259
	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
		radeon_fence_unref(&vm->ids[i].flushed_updates);
		radeon_fence_unref(&vm->ids[i].last_id_use);
	}
1260 1261

	mutex_destroy(&vm->mutex);
1262
}