nv84_fence.c 5.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25 26 27
#include <core/object.h>
#include <core/class.h>

28
#include <engine/fifo.h>
29 30 31

#include "nouveau_drm.h"
#include "nouveau_dma.h"
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#include "nouveau_fence.h"

struct nv84_fence_chan {
	struct nouveau_fence_chan base;
};

struct nv84_fence_priv {
	struct nouveau_fence_priv base;
	struct nouveau_gpuobj *mem;
};

static int
nv84_fence_emit(struct nouveau_fence *fence)
{
	struct nouveau_channel *chan = fence->channel;
47
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
48 49 50 51 52
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
		OUT_RING  (chan, NvSema);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
53 54
		OUT_RING  (chan, upper_32_bits(fifo->chid * 16));
		OUT_RING  (chan, lower_32_bits(fifo->chid * 16));
55 56 57 58 59 60 61
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		FIRE_RING (chan);
	}
	return ret;
}

62

63
static int
64 65
nv84_fence_sync(struct nouveau_fence *fence,
		struct nouveau_channel *prev, struct nouveau_channel *chan)
66
{
67
	struct nouveau_fifo_chan *fifo = (void *)prev->object;
68 69 70 71 72
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
		OUT_RING  (chan, NvSema);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
73 74
		OUT_RING  (chan, upper_32_bits(fifo->chid * 16));
		OUT_RING  (chan, lower_32_bits(fifo->chid * 16));
75 76 77 78 79 80 81 82 83 84
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
		FIRE_RING (chan);
	}
	return ret;
}

static u32
nv84_fence_read(struct nouveau_channel *chan)
{
85 86 87
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	struct nv84_fence_priv *priv = chan->drm->fence;
	return nv_ro32(priv->mem, fifo->chid * 16);
88 89 90
}

static void
91
nv84_fence_context_del(struct nouveau_channel *chan)
92
{
93
	struct nv84_fence_chan *fctx = chan->fence;
94
	nouveau_fence_context_del(&fctx->base);
95
	chan->fence = NULL;
96 97 98 99
	kfree(fctx);
}

static int
100
nv84_fence_context_new(struct nouveau_channel *chan)
101
{
102 103
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	struct nv84_fence_priv *priv = chan->drm->fence;
104
	struct nv84_fence_chan *fctx;
105
	struct nouveau_object *object;
106
	int ret, i;
107

108
	fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
109 110 111 112 113
	if (!fctx)
		return -ENOMEM;

	nouveau_fence_context_new(&fctx->base);

114 115 116 117 118 119 120 121 122 123
	ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
				 NvSema, 0x0002,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = priv->mem->addr,
					.limit = priv->mem->addr +
						 priv->mem->size - 1,
				 }, sizeof(struct nv_dma_class),
				 &object);
124

125
	/* dma objects for display sync channel semaphore blocks */
126 127 128 129 130 131 132 133 134 135 136 137
	for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50sema(chan->drm->dev, i);

		ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
					 NvEvoSema0 + i, 0x003d,
					 &(struct nv_dma_class) {
						.flags = NV_DMA_TARGET_VRAM |
							 NV_DMA_ACCESS_RDWR,
						.start = bo->bo.offset,
						.limit = bo->bo.offset + 0xfff,
					 }, sizeof(struct nv_dma_class),
					 &object);
138 139
	}

140
	if (ret)
141
		nv84_fence_context_del(chan);
142
	nv_wo32(priv->mem, fifo->chid * 16, 0x00000000);
143 144 145 146
	return ret;
}

static void
147
nv84_fence_destroy(struct nouveau_drm *drm)
148
{
149
	struct nv84_fence_priv *priv = drm->fence;
150
	nouveau_gpuobj_ref(NULL, &priv->mem);
151
	drm->fence = NULL;
152 153 154 155
	kfree(priv);
}

int
156
nv84_fence_create(struct nouveau_drm *drm)
157
{
158
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
159
	struct nv84_fence_priv *priv;
160
	u32 chan = pfifo->max + 1;
161 162
	int ret;

163
	priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
164 165 166
	if (!priv)
		return -ENOMEM;

167 168 169
	priv->base.dtor = nv84_fence_destroy;
	priv->base.context_new = nv84_fence_context_new;
	priv->base.context_del = nv84_fence_context_del;
170 171 172 173
	priv->base.emit = nv84_fence_emit;
	priv->base.sync = nv84_fence_sync;
	priv->base.read = nv84_fence_read;

174 175
	ret = nouveau_gpuobj_new(drm->device, NULL, chan * 16, 0x1000, 0,
				&priv->mem);
176
	if (ret)
177
		nv84_fence_destroy(drm);
178 179
	return ret;
}