irq.c 9.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * linux/arch/unicore32/kernel/irq.c
 *
 * Code specific to PKUnity SoC and UniCore ISA
 *
 * Copyright (C) 2001-2010 GUAN Xue-tao
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/kernel_stat.h>
#include <linux/module.h>
#include <linux/signal.h>
#include <linux/ioport.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/random.h>
#include <linux/smp.h>
#include <linux/init.h>
#include <linux/seq_file.h>
#include <linux/errno.h>
#include <linux/list.h>
#include <linux/kallsyms.h>
#include <linux/proc_fs.h>
#include <linux/sysdev.h>
#include <linux/gpio.h>

#include <asm/system.h>
#include <mach/hardware.h>

#include "setup.h"

/*
 * PKUnity GPIO edge detection for IRQs:
 * IRQs are generated on Falling-Edge, Rising-Edge, or both.
 * Use this instead of directly setting GRER/GFER.
 */
static int GPIO_IRQ_rising_edge;
static int GPIO_IRQ_falling_edge;
static int GPIO_IRQ_mask = 0;

#define GPIO_MASK(irq)		(1 << (irq - IRQ_GPIO0))

45
static int puv3_gpio_type(struct irq_data *d, unsigned int type)
46 47 48
{
	unsigned int mask;

49 50
	if (d->irq < IRQ_GPIOHIGH)
		mask = 1 << d->irq;
51
	else
52
		mask = GPIO_MASK(d->irq);
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68

	if (type == IRQ_TYPE_PROBE) {
		if ((GPIO_IRQ_rising_edge | GPIO_IRQ_falling_edge) & mask)
			return 0;
		type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
	}

	if (type & IRQ_TYPE_EDGE_RISING)
		GPIO_IRQ_rising_edge |= mask;
	else
		GPIO_IRQ_rising_edge &= ~mask;
	if (type & IRQ_TYPE_EDGE_FALLING)
		GPIO_IRQ_falling_edge |= mask;
	else
		GPIO_IRQ_falling_edge &= ~mask;

69 70
	writel(GPIO_IRQ_rising_edge & GPIO_IRQ_mask, GPIO_GRER);
	writel(GPIO_IRQ_falling_edge & GPIO_IRQ_mask, GPIO_GFER);
71 72 73 74 75 76 77

	return 0;
}

/*
 * GPIO IRQs must be acknowledged.  This is for IRQs from 0 to 7.
 */
78
static void puv3_low_gpio_ack(struct irq_data *d)
79
{
80
	writel((1 << d->irq), GPIO_GEDR);
81 82
}

83
static void puv3_low_gpio_mask(struct irq_data *d)
84
{
85
	writel(readl(INTC_ICMR) & ~(1 << d->irq), INTC_ICMR);
86 87
}

88
static void puv3_low_gpio_unmask(struct irq_data *d)
89
{
90
	writel(readl(INTC_ICMR) | (1 << d->irq), INTC_ICMR);
91 92
}

93
static int puv3_low_gpio_wake(struct irq_data *d, unsigned int on)
94 95
{
	if (on)
96
		writel(readl(PM_PWER) | (1 << d->irq), PM_PWER);
97
	else
98
		writel(readl(PM_PWER) & ~(1 << d->irq), PM_PWER);
99 100 101 102 103
	return 0;
}

static struct irq_chip puv3_low_gpio_chip = {
	.name		= "GPIO-low",
104 105 106 107 108
	.irq_ack	= puv3_low_gpio_ack,
	.irq_mask	= puv3_low_gpio_mask,
	.irq_unmask	= puv3_low_gpio_unmask,
	.irq_set_type	= puv3_gpio_type,
	.irq_set_wake	= puv3_low_gpio_wake,
109 110 111 112 113 114 115 116 117 118 119 120
};

/*
 * IRQ8 (GPIO0 through 27) handler.  We enter here with the
 * irq_controller_lock held, and IRQs disabled.  Decode the IRQ
 * and call the handler.
 */
static void
puv3_gpio_handler(unsigned int irq, struct irq_desc *desc)
{
	unsigned int mask;

121
	mask = readl(GPIO_GEDR);
122 123 124 125 126
	do {
		/*
		 * clear down all currently active IRQ sources.
		 * We will be processing them all.
		 */
127
		writel(mask, GPIO_GEDR);
128 129 130 131 132 133 134 135

		irq = IRQ_GPIO0;
		do {
			if (mask & 1)
				generic_handle_irq(irq);
			mask >>= 1;
			irq++;
		} while (mask);
136
		mask = readl(GPIO_GEDR);
137 138 139 140 141 142 143 144
	} while (mask);
}

/*
 * GPIO0-27 edge IRQs need to be handled specially.
 * In addition, the IRQs are all collected up into one bit in the
 * interrupt controller registers.
 */
145
static void puv3_high_gpio_ack(struct irq_data *d)
146
{
147
	unsigned int mask = GPIO_MASK(d->irq);
148

149
	writel(mask, GPIO_GEDR);
150 151
}

152
static void puv3_high_gpio_mask(struct irq_data *d)
153
{
154
	unsigned int mask = GPIO_MASK(d->irq);
155 156 157

	GPIO_IRQ_mask &= ~mask;

158 159
	writel(readl(GPIO_GRER) & ~mask, GPIO_GRER);
	writel(readl(GPIO_GFER) & ~mask, GPIO_GFER);
160 161
}

162
static void puv3_high_gpio_unmask(struct irq_data *d)
163
{
164
	unsigned int mask = GPIO_MASK(d->irq);
165 166 167

	GPIO_IRQ_mask |= mask;

168 169
	writel(GPIO_IRQ_rising_edge & GPIO_IRQ_mask, GPIO_GRER);
	writel(GPIO_IRQ_falling_edge & GPIO_IRQ_mask, GPIO_GFER);
170 171
}

172
static int puv3_high_gpio_wake(struct irq_data *d, unsigned int on)
173 174
{
	if (on)
175
		writel(readl(PM_PWER) | PM_PWER_GPIOHIGH, PM_PWER);
176
	else
177
		writel(readl(PM_PWER) & ~PM_PWER_GPIOHIGH, PM_PWER);
178 179 180 181 182
	return 0;
}

static struct irq_chip puv3_high_gpio_chip = {
	.name		= "GPIO-high",
183 184 185 186 187
	.irq_ack	= puv3_high_gpio_ack,
	.irq_mask	= puv3_high_gpio_mask,
	.irq_unmask	= puv3_high_gpio_unmask,
	.irq_set_type	= puv3_gpio_type,
	.irq_set_wake	= puv3_high_gpio_wake,
188 189 190 191 192 193
};

/*
 * We don't need to ACK IRQs on the PKUnity unless they're GPIOs
 * this is for internal IRQs i.e. from 8 to 31.
 */
194
static void puv3_mask_irq(struct irq_data *d)
195
{
196
	writel(readl(INTC_ICMR) & ~(1 << d->irq), INTC_ICMR);
197 198
}

199
static void puv3_unmask_irq(struct irq_data *d)
200
{
201
	writel(readl(INTC_ICMR) | (1 << d->irq), INTC_ICMR);
202 203 204 205 206
}

/*
 * Apart form GPIOs, only the RTC alarm can be a wakeup event.
 */
207
static int puv3_set_wake(struct irq_data *d, unsigned int on)
208
{
209
	if (d->irq == IRQ_RTCAlarm) {
210
		if (on)
211
			writel(readl(PM_PWER) | PM_PWER_RTC, PM_PWER);
212
		else
213
			writel(readl(PM_PWER) & ~PM_PWER_RTC, PM_PWER);
214 215 216 217 218 219 220
		return 0;
	}
	return -EINVAL;
}

static struct irq_chip puv3_normal_chip = {
	.name		= "PKUnity-v3",
221 222 223 224
	.irq_ack	= puv3_mask_irq,
	.irq_mask	= puv3_mask_irq,
	.irq_unmask	= puv3_unmask_irq,
	.irq_set_wake	= puv3_set_wake,
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
};

static struct resource irq_resource = {
	.name	= "irqs",
	.start	= PKUNITY_INTC_BASE,
	.end	= PKUNITY_INTC_BASE + 0xFFFFF,
};

static struct puv3_irq_state {
	unsigned int	saved;
	unsigned int	icmr;
	unsigned int	iclr;
	unsigned int	iccr;
} puv3_irq_state;

static int puv3_irq_suspend(struct sys_device *dev, pm_message_t state)
{
	struct puv3_irq_state *st = &puv3_irq_state;

	st->saved = 1;
245 246 247
	st->icmr = readl(INTC_ICMR);
	st->iclr = readl(INTC_ICLR);
	st->iccr = readl(INTC_ICCR);
248 249 250 251

	/*
	 * Disable all GPIO-based interrupts.
	 */
252
	writel(readl(INTC_ICMR) & ~(0x1ff), INTC_ICMR);
253 254 255 256

	/*
	 * Set the appropriate edges for wakeup.
	 */
257 258
	writel(readl(PM_PWER) & GPIO_IRQ_rising_edge, GPIO_GRER);
	writel(readl(PM_PWER) & GPIO_IRQ_falling_edge, GPIO_GFER);
259 260 261 262

	/*
	 * Clear any pending GPIO interrupts.
	 */
263
	writel(readl(GPIO_GEDR), GPIO_GEDR);
264 265 266 267 268 269 270 271 272

	return 0;
}

static int puv3_irq_resume(struct sys_device *dev)
{
	struct puv3_irq_state *st = &puv3_irq_state;

	if (st->saved) {
273 274
		writel(st->iccr, INTC_ICCR);
		writel(st->iclr, INTC_ICLR);
275

276 277
		writel(GPIO_IRQ_rising_edge & GPIO_IRQ_mask, GPIO_GRER);
		writel(GPIO_IRQ_falling_edge & GPIO_IRQ_mask, GPIO_GFER);
278

279
		writel(st->icmr, INTC_ICMR);
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
	}
	return 0;
}

static struct sysdev_class puv3_irq_sysclass = {
	.name		= "pkunity-irq",
	.suspend	= puv3_irq_suspend,
	.resume		= puv3_irq_resume,
};

static struct sys_device puv3_irq_device = {
	.id		= 0,
	.cls		= &puv3_irq_sysclass,
};

static int __init puv3_irq_init_devicefs(void)
{
	sysdev_class_register(&puv3_irq_sysclass);
	return sysdev_register(&puv3_irq_device);
}

device_initcall(puv3_irq_init_devicefs);

void __init init_IRQ(void)
{
	unsigned int irq;

	request_resource(&iomem_resource, &irq_resource);

	/* disable all IRQs */
310
	writel(0, INTC_ICMR);
311 312

	/* all IRQs are IRQ, not REAL */
313
	writel(0, INTC_ICLR);
314 315

	/* clear all GPIO edge detects */
316 317 318 319
	writel(FMASK(8, 0) & ~FIELD(1, 1, GPI_SOFF_REQ), GPIO_GPIR);
	writel(0, GPIO_GFER);
	writel(0, GPIO_GRER);
	writel(0x0FFFFFFF, GPIO_GEDR);
320

321
	writel(1, INTC_ICCR);
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385

	for (irq = 0; irq < IRQ_GPIOHIGH; irq++) {
		set_irq_chip(irq, &puv3_low_gpio_chip);
		set_irq_handler(irq, handle_edge_irq);
		irq_modify_status(irq,
			IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN,
			0);
	}

	for (irq = IRQ_GPIOHIGH + 1; irq < IRQ_GPIO0; irq++) {
		set_irq_chip(irq, &puv3_normal_chip);
		set_irq_handler(irq, handle_level_irq);
		irq_modify_status(irq,
			IRQ_NOREQUEST | IRQ_NOAUTOEN,
			IRQ_NOPROBE);
	}

	for (irq = IRQ_GPIO0; irq <= IRQ_GPIO27; irq++) {
		set_irq_chip(irq, &puv3_high_gpio_chip);
		set_irq_handler(irq, handle_edge_irq);
		irq_modify_status(irq,
			IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN,
			0);
	}

	/*
	 * Install handler for GPIO 0-27 edge detect interrupts
	 */
	set_irq_chip(IRQ_GPIOHIGH, &puv3_normal_chip);
	set_irq_chained_handler(IRQ_GPIOHIGH, puv3_gpio_handler);

#ifdef CONFIG_PUV3_GPIO
	puv3_init_gpio();
#endif
}

int show_interrupts(struct seq_file *p, void *v)
{
	int i = *(loff_t *) v, cpu;
	struct irq_desc *desc;
	struct irqaction *action;
	unsigned long flags;

	if (i == 0) {
		char cpuname[12];

		seq_printf(p, "    ");
		for_each_present_cpu(cpu) {
			sprintf(cpuname, "CPU%d", cpu);
			seq_printf(p, " %10s", cpuname);
		}
		seq_putc(p, '\n');
	}

	if (i < nr_irqs) {
		desc = irq_to_desc(i);
		raw_spin_lock_irqsave(&desc->lock, flags);
		action = desc->action;
		if (!action)
			goto unlock;

		seq_printf(p, "%3d: ", i);
		for_each_present_cpu(cpu)
			seq_printf(p, "%10u ", kstat_irqs_cpu(i, cpu));
386
		seq_printf(p, " %10s", desc->irq_data.chip->name ? : "-");
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
		seq_printf(p, "  %s", action->name);
		for (action = action->next; action; action = action->next)
			seq_printf(p, ", %s", action->name);

		seq_putc(p, '\n');
unlock:
		raw_spin_unlock_irqrestore(&desc->lock, flags);
	} else if (i == nr_irqs) {
		seq_printf(p, "Error in interrupt!\n");
	}
	return 0;
}

/*
 * do_IRQ handles all hardware IRQ's.  Decoded IRQs should not
 * come via this function.  Instead, they should provide their
 * own 'handler'
 */
asmlinkage void asm_do_IRQ(unsigned int irq, struct pt_regs *regs)
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	irq_enter();

	/*
	 * Some hardware gives randomly wrong interrupts.  Rather
	 * than crashing, do something sensible.
	 */
	if (unlikely(irq >= nr_irqs)) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Bad IRQ%u\n", irq);
		ack_bad_irq(irq);
	} else {
		generic_handle_irq(irq);
	}

	irq_exit();
	set_irq_regs(old_regs);
}