intel_psr.c 35.3 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

71 72 73
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
74 75 76 77
	/* Disable PSR2 by default for all platforms */
	if (i915_modparams.enable_psr == -1)
		return false;

78 79 80 81
	/* Cannot enable DSC and PSR2 simultaneously */
	WARN_ON(crtc_state->dsc_params.compression_enable &&
		crtc_state->has_psr2);

82 83 84 85 86 87 88 89
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
static int edp_psr_shift(enum transcoder cpu_transcoder)
{
	switch (cpu_transcoder) {
	case TRANSCODER_A:
		return EDP_PSR_TRANSCODER_A_SHIFT;
	case TRANSCODER_B:
		return EDP_PSR_TRANSCODER_B_SHIFT;
	case TRANSCODER_C:
		return EDP_PSR_TRANSCODER_C_SHIFT;
	default:
		MISSING_CASE(cpu_transcoder);
		/* fallthrough */
	case TRANSCODER_EDP:
		return EDP_PSR_TRANSCODER_EDP_SHIFT;
	}
}

107
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug)
108 109
{
	u32 debug_mask, mask;
110 111
	enum transcoder cpu_transcoder;
	u32 transcoders = BIT(TRANSCODER_EDP);
112

113 114 115 116 117 118 119 120 121 122 123 124 125
	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	debug_mask = 0;
	mask = 0;
	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		int shift = edp_psr_shift(cpu_transcoder);

		mask |= EDP_PSR_ERROR(shift);
		debug_mask |= EDP_PSR_POST_EXIT(shift) |
			      EDP_PSR_PRE_ENTRY(shift);
126 127
	}

128
	if (debug & I915_PSR_DEBUG_IRQ)
129 130 131 132 133
		mask |= debug_mask;

	I915_WRITE(EDP_PSR_IMR, ~mask);
}

134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

171 172 173 174
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
	u32 transcoders = BIT(TRANSCODER_EDP);
	enum transcoder cpu_transcoder;
175
	ktime_t time_ns =  ktime_get();
176
	u32 mask = 0;
177 178 179 180 181 182 183

	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
184 185
		int shift = edp_psr_shift(cpu_transcoder);

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
		if (psr_iir & EDP_PSR_ERROR(shift)) {
			DRM_WARN("[transcoder %s] PSR aux error\n",
				 transcoder_name(cpu_transcoder));

			dev_priv->psr.irq_aux_error = true;

			/*
			 * If this interruption is not masked it will keep
			 * interrupting so fast that it prevents the scheduled
			 * work to run.
			 * Also after a PSR error, we don't want to arm PSR
			 * again so we don't care about unmask the interruption
			 * or unset irq_aux_error.
			 */
			mask |= EDP_PSR_ERROR(shift);
		}
202

203
		if (psr_iir & EDP_PSR_PRE_ENTRY(shift)) {
204
			dev_priv->psr.last_entry_attempt = time_ns;
205 206
			DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
				      transcoder_name(cpu_transcoder));
207
		}
208

209
		if (psr_iir & EDP_PSR_POST_EXIT(shift)) {
210
			dev_priv->psr.last_exit = time_ns;
211 212
			DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
				      transcoder_name(cpu_transcoder));
213 214 215 216 217 218 219 220

			if (INTEL_GEN(dev_priv) >= 9) {
				u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
				bool psr2_enabled = dev_priv->psr.psr2_enabled;

				I915_WRITE(PSR_EVENT(cpu_transcoder), val);
				psr_event_print(val, psr2_enabled);
			}
221
		}
222
	}
223 224 225 226 227 228 229

	if (mask) {
		mask |= I915_READ(EDP_PSR_IMR);
		I915_WRITE(EDP_PSR_IMR, mask);

		schedule_work(&dev_priv->psr.work);
	}
230 231
}

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

252 253
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
254
	u8 val = 8; /* assume the worst if we can't read the value */
255 256 257 258 259

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
260
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
261 262 263
	return val;
}

264 265 266 267 268 269 270 271
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

272 273 274 275
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
276

277 278 279 280 281
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
		DRM_DEBUG_KMS("PSR support not currently available for this panel\n");
		return;
	}

282 283 284 285
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
286

287
	dev_priv->psr.sink_support = true;
288 289
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
290

291 292 293
	WARN_ON(dev_priv->psr.dp);
	dev_priv->psr.dp = intel_dp;

294
	if (INTEL_GEN(dev_priv) >= 9 &&
295
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
296 297 298 299
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

300 301 302 303 304 305 306 307 308 309 310
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
311
		dev_priv->psr.sink_psr2_support = y_req && alpm;
312 313
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
314

315
		if (dev_priv->psr.sink_psr2_support) {
316 317 318 319 320 321
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
		}
	}
}

322 323
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
324
{
325
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
326
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
327
	struct edp_vsc_psr psr_vsc;
328

329
	if (dev_priv->psr.psr2_enabled) {
330 331 332 333
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
334
		if (dev_priv->psr.colorimetry_support) {
335 336
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
337
		} else {
338 339 340
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
341
	} else {
342 343 344 345 346 347
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
348 349
	}

350 351
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
352
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
353 354
}

355
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
356
{
357
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
358 359
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
360 361 362 363 364 365 366
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
367 368 369 370
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
371 372

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
373
	for (i = 0; i < sizeof(aux_msg); i += 4)
374
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
375 376
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

377 378 379
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
380
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
381
					     aux_clock_divider);
382 383 384 385

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
386 387
}

388
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
389
{
390
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
391
	u8 dpcd_val = DP_PSR_ENABLE;
392

393
	/* Enable ALPM at sink for psr2 */
394 395 396
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
397
		dpcd_val |= DP_PSR_ENABLE_PSR2;
398 399
	}

400
	if (dev_priv->psr.link_standby)
401
		dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
402 403
	if (!dev_priv->psr.psr2_enabled && INTEL_GEN(dev_priv) >= 8)
		dpcd_val |= DP_PSR_CRC_VERIFICATION;
404
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
405

406
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
407 408
}

R
Rodrigo Vivi 已提交
409
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
410
{
411
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
412 413
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;
414

415 416
	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
417
	 */
418
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
419

420 421 422 423
	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
424
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
425

426
	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
427
	if (IS_HASWELL(dev_priv))
428
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
429

430 431 432
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

433 434 435
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
		val |=  EDP_PSR_TP1_TIME_0us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
436
		val |= EDP_PSR_TP1_TIME_100us;
437 438
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
439
	else
440
		val |= EDP_PSR_TP1_TIME_2500us;
441

442 443 444
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |=  EDP_PSR_TP2_TP3_TIME_0us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
445
		val |= EDP_PSR_TP2_TP3_TIME_100us;
446 447
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
448
	else
449
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
450 451 452 453 454 455 456

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

457 458 459
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

460
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
461
	I915_WRITE(EDP_PSR_CTL, val);
462
}
463

R
Rodrigo Vivi 已提交
464
static void hsw_activate_psr2(struct intel_dp *intel_dp)
465
{
466
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
467 468 469 470
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
471
	 */
472 473 474 475
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
476 477 478 479

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
480
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
481 482
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
483

484
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
485

486 487 488 489 490 491 492
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 50)
		val |= EDP_PSR2_TP2_TIME_50us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
		val |= EDP_PSR2_TP2_TIME_100us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR2_TP2_TIME_500us;
493
	else
494
		val |= EDP_PSR2_TP2_TIME_2500us;
495

496
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
497 498
}

499 500 501
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
502
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
503 504 505
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
506 507 508 509 510 511

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
512
	if (!dev_priv->psr.sink_psr2_support)
513 514
		return false;

515 516 517 518 519 520 521 522 523 524
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
	if (crtc_state->dsc_params.compression_enable) {
		DRM_DEBUG_KMS("PSR2 cannot be enabled since DSC is enabled\n");
		return false;
	}

525 526 527 528 529 530 531 532 533 534 535 536
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
537 538 539 540 541 542
		return false;
	}

	return true;
}

543 544
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
545 546
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
547
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
548
	const struct drm_display_mode *adjusted_mode =
549
		&crtc_state->base.adjusted_mode;
550
	int psr_setup_time;
R
Rodrigo Vivi 已提交
551

552
	if (!CAN_PSR(dev_priv))
553 554
		return;

555
	if (intel_dp != dev_priv->psr.dp)
556
		return;
R
Rodrigo Vivi 已提交
557

558 559 560 561 562 563 564
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
565
	if (dig_port->base.port != PORT_A) {
566
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
567
		return;
R
Rodrigo Vivi 已提交
568 569
	}

570 571 572 573 574
	if (dev_priv->psr.sink_not_reliable) {
		DRM_DEBUG_KMS("PSR sink implementation is not reliable\n");
		return;
	}

575
	if (IS_HASWELL(dev_priv) &&
576
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
577
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
578
		return;
R
Rodrigo Vivi 已提交
579 580
	}

581 582 583 584
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
585
		return;
586 587 588 589 590 591
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
592 593 594 595
		return;
	}

	crtc_state->has_psr = true;
596
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
597 598
}

599
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
600
{
601
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
602

603
	if (INTEL_GEN(dev_priv) >= 9)
604
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
605
	WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
606 607 608
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

609 610 611 612 613 614
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
615 616 617
	dev_priv->psr.active = true;
}

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static i915_reg_t gen9_chicken_trans_reg(struct drm_i915_private *dev_priv,
					 enum transcoder cpu_transcoder)
{
	static const i915_reg_t regs[] = {
		[TRANSCODER_A] = CHICKEN_TRANS_A,
		[TRANSCODER_B] = CHICKEN_TRANS_B,
		[TRANSCODER_C] = CHICKEN_TRANS_C,
		[TRANSCODER_EDP] = CHICKEN_TRANS_EDP,
	};

	WARN_ON(INTEL_GEN(dev_priv) < 9);

	if (WARN_ON(cpu_transcoder >= ARRAY_SIZE(regs) ||
		    !regs[cpu_transcoder].reg))
		cpu_transcoder = TRANSCODER_A;

	return regs[cpu_transcoder];
}

637 638
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
639
{
640
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
641
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
642
	u32 mask;
643

644 645 646 647 648 649
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

650
	if (dev_priv->psr.psr2_enabled) {
651 652 653
		i915_reg_t reg = gen9_chicken_trans_reg(dev_priv,
							cpu_transcoder);
		u32 chicken = I915_READ(reg);
654

655
		if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
656 657 658 659 660
			chicken |= (PSR2_VSC_ENABLE_PROG_HEADER
				   | PSR2_ADD_VERTICAL_LINE_COUNT);

		else
			chicken &= ~VSC_DATA_SEL_SOFTWARE_CONTROL;
661
		I915_WRITE(reg, chicken);
662
	}
663 664 665 666 667 668 669

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
670 671 672 673 674 675 676 677 678
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

	I915_WRITE(EDP_PSR_DEBUG, mask);
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;

	if (dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
699 700 701
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
702
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
703 704 705
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
706 707
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
708
{
709
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
710

711
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
712 713
		return;

714 715 716
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

717
	WARN_ON(dev_priv->drrs.dp);
718

R
Rodrigo Vivi 已提交
719
	mutex_lock(&dev_priv->psr.lock);
720
	if (dev_priv->psr.prepared) {
R
Rodrigo Vivi 已提交
721 722 723 724
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

725
	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
R
Rodrigo Vivi 已提交
726
	dev_priv->psr.busy_frontbuffer_bits = 0;
727
	dev_priv->psr.prepared = true;
728
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->base.crtc)->pipe;
R
Rodrigo Vivi 已提交
729

730 731 732 733
	if (psr_global_enabled(dev_priv->psr.debug))
		intel_psr_enable_locked(dev_priv, crtc_state);
	else
		DRM_DEBUG_KMS("PSR disabled by flag\n");
734

R
Rodrigo Vivi 已提交
735 736 737 738
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

739 740 741 742
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

743 744 745 746
	if (!dev_priv->psr.active) {
		if (INTEL_GEN(dev_priv) >= 9)
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
747
		return;
748
	}
749 750 751 752 753 754 755 756 757 758 759 760 761

	if (dev_priv->psr.psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		WARN_ON(!(val & EDP_PSR2_ENABLE));
		I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
	} else {
		val = I915_READ(EDP_PSR_CTL);
		WARN_ON(!(val & EDP_PSR_ENABLE));
		I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
	}
	dev_priv->psr.active = false;
}

762
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
763
{
764
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
765 766
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
767

768 769 770 771 772 773 774 775
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");

776
	intel_psr_exit(dev_priv);
777

778 779 780
	if (dev_priv->psr.psr2_enabled) {
		psr_status = EDP_PSR2_STATUS;
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
781
	} else {
782 783
		psr_status = EDP_PSR_STATUS;
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
784
	}
785 786 787 788 789

	/* Wait till PSR is idle */
	if (intel_wait_for_register(dev_priv, psr_status, psr_status_mask, 0,
				    2000))
		DRM_ERROR("Timed out waiting PSR idle state\n");
790 791 792 793

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

794
	dev_priv->psr.enabled = false;
795 796
}

797 798 799
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
800
 * @old_crtc_state: old CRTC state
801 802 803
 *
 * This function needs to be called before disabling pipe.
 */
804 805
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
806
{
807
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
808

809
	if (!old_crtc_state->has_psr)
810 811
		return;

812 813 814
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

815
	mutex_lock(&dev_priv->psr.lock);
816 817 818 819 820
	if (!dev_priv->psr.prepared) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

821
	intel_psr_disable_locked(intel_dp);
822 823

	dev_priv->psr.prepared = false;
R
Rodrigo Vivi 已提交
824
	mutex_unlock(&dev_priv->psr.lock);
825
	cancel_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
826 827
}

828 829 830 831 832 833 834 835 836 837
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
838 839
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
840
{
841 842
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
843

844
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
845 846
		return 0;

847 848 849
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
850 851

	/*
852 853 854 855
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
856
	 */
857

858 859
	return __intel_wait_for_register(dev_priv, EDP_PSR_STATUS,
					 EDP_PSR_STATUS_STATE_MASK,
860 861
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
862 863 864
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
865
{
866 867 868 869
	i915_reg_t reg;
	u32 mask;
	int err;

870
	if (!dev_priv->psr.enabled)
871
		return false;
R
Rodrigo Vivi 已提交
872

873 874 875
	if (dev_priv->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS;
		mask = EDP_PSR2_STATUS_STATE_MASK;
876
	} else {
877 878
		reg = EDP_PSR_STATUS;
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
879
	}
880 881 882 883 884 885 886 887

	mutex_unlock(&dev_priv->psr.lock);

	err = intel_wait_for_register(dev_priv, reg, mask, 0, 50);
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
888
	mutex_lock(&dev_priv->psr.lock);
889 890
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
891

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
static bool switching_psr(struct drm_i915_private *dev_priv,
			  struct intel_crtc_state *crtc_state,
			  u32 mode)
{
	/* Can't switch psr state anyway if PSR2 is not supported. */
	if (!crtc_state || !crtc_state->has_psr2)
		return false;

	if (dev_priv->psr.psr2_enabled && mode == I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	if (!dev_priv->psr.psr2_enabled && mode != I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	return false;
}

909 910 911 912 913 914
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 val)
{
	struct drm_device *dev = &dev_priv->drm;
	struct drm_connector_state *conn_state;
915
	struct intel_crtc_state *crtc_state = NULL;
916
	struct drm_crtc_commit *commit;
917 918 919 920
	struct drm_crtc *crtc;
	struct intel_dp *dp;
	int ret;
	bool enable;
921
	u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
922 923

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
924
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = drm_modeset_lock(&dev->mode_config.connection_mutex, ctx);
	if (ret)
		return ret;

	/* dev_priv->psr.dp should be set once and then never touched again. */
	dp = READ_ONCE(dev_priv->psr.dp);
	conn_state = dp->attached_connector->base.state;
	crtc = conn_state->crtc;
	if (crtc) {
		ret = drm_modeset_lock(&crtc->mutex, ctx);
		if (ret)
			return ret;

942
		crtc_state = to_intel_crtc_state(crtc->state);
943 944 945 946 947 948 949 950 951
		commit = crtc_state->base.commit;
	} else {
		commit = conn_state->commit;
	}
	if (commit) {
		ret = wait_for_completion_interruptible(&commit->hw_done);
		if (ret)
			return ret;
	}
952 953 954 955 956 957 958

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

	enable = psr_global_enabled(val);

959
	if (!enable || switching_psr(dev_priv, crtc_state, mode))
960 961 962
		intel_psr_disable_locked(dev_priv->psr.dp);

	dev_priv->psr.debug = val;
963 964 965
	if (crtc)
		dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);

966
	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
967 968

	if (dev_priv->psr.prepared && enable)
969
		intel_psr_enable_locked(dev_priv, crtc_state);
970 971 972 973 974

	mutex_unlock(&dev_priv->psr.lock);
	return ret;
}

975 976 977 978 979 980 981 982 983 984
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

985 986 987
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
988
		container_of(work, typeof(*dev_priv), psr.work);
989 990 991

	mutex_lock(&dev_priv->psr.lock);

992 993 994
	if (!dev_priv->psr.enabled)
		goto unlock;

995 996 997
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

998 999 1000 1001 1002 1003
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1004
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1005 1006 1007 1008 1009 1010 1011
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1012
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1013 1014
		goto unlock;

1015
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1016 1017 1018 1019
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1020 1021
/**
 * intel_psr_invalidate - Invalidade PSR
1022
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1023
 * @frontbuffer_bits: frontbuffer plane tracking bits
1024
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1025 1026 1027 1028 1029 1030 1031 1032
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1033
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1034
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1035
{
1036
	if (!CAN_PSR(dev_priv))
1037 1038
		return;

1039
	if (origin == ORIGIN_FLIP)
1040 1041
		return;

R
Rodrigo Vivi 已提交
1042 1043 1044 1045 1046 1047
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1048
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1049
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1050 1051

	if (frontbuffer_bits)
1052
		intel_psr_exit(dev_priv);
1053

R
Rodrigo Vivi 已提交
1054 1055 1056
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1057 1058
/**
 * intel_psr_flush - Flush PSR
1059
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1060
 * @frontbuffer_bits: frontbuffer plane tracking bits
1061
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1062 1063 1064 1065 1066 1067 1068 1069
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1070
void intel_psr_flush(struct drm_i915_private *dev_priv,
1071
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1072
{
1073
	if (!CAN_PSR(dev_priv))
1074 1075
		return;

1076
	if (origin == ORIGIN_FLIP)
1077 1078
		return;

R
Rodrigo Vivi 已提交
1079 1080 1081 1082 1083 1084
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1085
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1086 1087
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1088
	/* By definition flush = invalidate + flush */
1089
	if (frontbuffer_bits) {
1090 1091 1092 1093 1094 1095 1096 1097 1098
		/*
		 * Display WA #0884: all
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1099
		I915_WRITE(CURSURFLIVE(dev_priv->psr.pipe), 0);
1100
	}
1101

R
Rodrigo Vivi 已提交
1102
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1103
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1104 1105 1106
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1107 1108
/**
 * intel_psr_init - Init basic PSR work and mutex.
1109
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1110 1111 1112 1113
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1114
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1115
{
1116 1117
	u32 val;

1118 1119 1120
	if (!HAS_PSR(dev_priv))
		return;

1121 1122 1123
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

1124 1125 1126
	if (!dev_priv->psr.sink_support)
		return;

1127 1128 1129
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1130

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
	val = I915_READ(EDP_PSR_IIR);
	val &= EDP_PSR_ERROR(edp_psr_shift(TRANSCODER_EDP));
	if (val) {
		DRM_DEBUG_KMS("PSR interruption error set\n");
		dev_priv->psr.sink_not_reliable = true;
		return;
	}

1147
	/* Set link_standby x link_off defaults */
1148
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1149 1150 1151 1152 1153 1154
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1155
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
R
Rodrigo Vivi 已提交
1156 1157
	mutex_init(&dev_priv->psr.lock);
}
1158 1159 1160

void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1161
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1162 1163
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
1164
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1165 1166
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1167 1168 1169 1170 1171 1172

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1173
	if (!psr->enabled || psr->dp != intel_dp)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		goto exit;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_STATUS dpcd read failed\n");
		goto exit;
	}

	if ((val & DP_PSR_SINK_STATE_MASK) == DP_PSR_SINK_INTERNAL_ERROR) {
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
		intel_psr_disable_locked(intel_dp);
1184
		psr->sink_not_reliable = true;
1185 1186
	}

1187 1188 1189 1190 1191 1192 1193 1194 1195
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ERROR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_ERROR_STATUS dpcd read failed\n");
		goto exit;
	}

	if (val & DP_PSR_RFB_STORAGE_ERROR)
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
	if (val & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1196 1197
	if (val & DP_PSR_LINK_CRC_ERROR)
		DRM_ERROR("PSR Link CRC error, disabling PSR\n");
1198 1199 1200 1201

	if (val & ~errors)
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
			  val & ~errors);
1202
	if (val & errors) {
1203
		intel_psr_disable_locked(intel_dp);
1204 1205
		psr->sink_not_reliable = true;
	}
1206 1207
	/* clear status register */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, val);
1208 1209 1210
exit:
	mutex_unlock(&psr->lock);
}
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}