io_apic.c 97.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62 63
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/genapic.h>
L
Linus Torvalds 已提交
66

67 68
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
69
/*
70 71
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
72 73 74
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
75 76 77
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
78 79 80 81 82
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

83
/* I/O APIC entries */
84
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
85 86
int nr_ioapics;

87
/* MP IRQ source entries */
88
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
89 90 91 92

/* # of MP IRQ source entries */
int mp_irq_entries;

93 94 95 96 97 98
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
99 100
int skip_ioapic_setup;

101
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
102 103 104 105 106 107
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
108

109
struct irq_pin_list;
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
{
	struct irq_pin_list *pin;
	int node;

	node = cpu_to_node(cpu);

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
135
struct irq_cfg {
136
	struct irq_pin_list *irq_2_pin;
137 138
	cpumask_var_t domain;
	cpumask_var_t old_domain;
139
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
140
	u8 vector;
141
	u8 move_in_progress : 1;
142 143 144
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
	u8 move_desc_pending : 1;
#endif
Y
Yinghai Lu 已提交
145 146 147
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
148 149 150
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
151
static struct irq_cfg irq_cfgx[NR_IRQS] = {
152
#endif
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
169 170
};

171
int __init arch_early_irq_init(void)
172
{
173 174 175 176
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
177

178 179
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
180

181 182 183
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
184 185 186 187
		alloc_bootmem_cpumask_var(&cfg[i].domain);
		alloc_bootmem_cpumask_var(&cfg[i].old_domain);
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
188
	}
189 190

	return 0;
191
}
192

193
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
194
static struct irq_cfg *irq_cfg(unsigned int irq)
195
{
196 197
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
198

199 200 201
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
202

203
	return cfg;
204
}
T
Thomas Gleixner 已提交
205

206
static struct irq_cfg *get_one_free_irq_cfg(int cpu)
207
{
208 209 210 211
	struct irq_cfg *cfg;
	int node;

	node = cpu_to_node(cpu);
212

213
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
214
	if (cfg) {
215
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
216 217
			kfree(cfg);
			cfg = NULL;
218 219
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
220 221 222 223 224 225 226 227
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
228

229
	return cfg;
230 231
}

232
int arch_init_chip_data(struct irq_desc *desc, int cpu)
233
{
234
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
235

236 237 238 239 240 241 242 243
	cfg = desc->chip_data;
	if (!cfg) {
		desc->chip_data = get_one_free_irq_cfg(cpu);
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
244

245
	return 0;
246
}
247

248
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
T
Thomas Gleixner 已提交
249

250 251
static void
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
252
{
253 254 255 256 257 258
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
259

260 261 262
	entry = get_one_free_irq_2_pin(cpu);
	if (!entry)
		return;
263

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
287

288 289
	tail->next = NULL;
	cfg->irq_2_pin = head;
290 291
}

292
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
293
{
294
	struct irq_pin_list *entry, *next;
295

296 297
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
298

299
	entry = old_cfg->irq_2_pin;
300

301 302 303 304 305 306
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
307 308
}

309 310
void arch_init_copy_chip_data(struct irq_desc *old_desc,
				 struct irq_desc *desc, int cpu)
311
{
312 313
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
314

315
	cfg = get_one_free_irq_cfg(cpu);
Y
Yinghai Lu 已提交
316

317 318 319 320 321 322 323 324 325 326
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

	init_copy_irq_2_pin(old_cfg, cfg, cpu);
327
}
L
Linus Torvalds 已提交
328

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}

351 352
static void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
353 354 355 356 357
{
	struct irq_cfg *cfg = desc->chip_data;

	if (!cfg->move_in_progress) {
		/* it means that domain is not changed */
358
		if (!cpumask_intersects(desc->affinity, mask))
359 360
			cfg->move_desc_pending = 1;
	}
361
}
362 363
#endif

364 365 366 367
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
368
}
L
Linus Torvalds 已提交
369

370 371
#endif

372
#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
373 374
static inline void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Y
Yinghai Lu 已提交
375 376
{
}
377
#endif
L
Linus Torvalds 已提交
378

L
Linus Torvalds 已提交
379 380 381 382 383 384 385 386 387
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
388
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
413
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
414 415 416

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
417 418 419
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
420
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

465 466 467 468 469 470
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
471 472
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
473 474 475
{
	union entry_union eu;
	eu.entry = e;
476 477
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
478 479 480 481 482 483 484
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
485 486 487 488 489 490 491 492 493 494 495 496 497
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

498 499 500 501 502 503
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

504
#ifdef CONFIG_SMP
505 506 507 508 509 510 511 512 513 514
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
515
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
516 517 518
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
519
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
520 521 522 523 524
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

Y
Yinghai Lu 已提交
525
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
526 527 528
{
	int apic, pin;
	struct irq_pin_list *entry;
Y
Yinghai Lu 已提交
529
	u8 vector = cfg->vector;
530 531 532 533 534 535 536 537 538 539

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
540 541 542 543 544 545 546 547
#ifdef CONFIG_INTR_REMAP
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
#else
548
		io_apic_write(apic, 0x11 + pin*2, dest);
549
#endif
550 551 552
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
553
		io_apic_modify(apic, 0x10 + pin*2, reg);
554 555 556 557 558
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
559

560 561
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
Y
Yinghai Lu 已提交
562

563
/*
564 565 566
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
567 568 569
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
570 571
{
	struct irq_cfg *cfg;
Y
Yinghai Lu 已提交
572
	unsigned int irq;
573

574
	if (!cpumask_intersects(mask, cpu_online_mask))
575
		return BAD_APICID;
576

Y
Yinghai Lu 已提交
577 578 579
	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
580
		return BAD_APICID;
581

582
	cpumask_and(desc->affinity, cfg->domain, mask);
Y
Yinghai Lu 已提交
583
	set_extra_move_desc(desc, mask);
584 585

	return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
586
}
Y
Yinghai Lu 已提交
587

588 589
static void
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
590 591 592 593
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
594
	unsigned int irq;
595

596 597
	irq = desc->irq;
	cfg = desc->chip_data;
598 599

	spin_lock_irqsave(&ioapic_lock, flags);
600 601 602 603 604 605
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
606 607 608
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

609 610
static void
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
Y
Yinghai Lu 已提交
611 612
{
	struct irq_desc *desc;
613

614
	desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
615 616

	set_ioapic_affinity_irq_desc(desc, mask);
617 618 619
}
#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
620 621 622 623 624
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
Y
Yinghai Lu 已提交
625
static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
L
Linus Torvalds 已提交
626
{
627 628 629 630
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
631 632 633 634 635 636
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
637 638 639 640 641
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
642

643 644 645 646
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
647

648
		entry = entry->next;
L
Linus Torvalds 已提交
649
	}
650

651
	entry->next = get_one_free_irq_2_pin(cpu);
652
	entry = entry->next;
L
Linus Torvalds 已提交
653 654 655 656 657 658 659
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
Y
Yinghai Lu 已提交
660
static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
L
Linus Torvalds 已提交
661 662 663
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
664 665
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
666

667
	while (entry) {
L
Linus Torvalds 已提交
668 669 670
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
671 672
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
673
			break;
674 675
		}
		entry = entry->next;
L
Linus Torvalds 已提交
676
	}
677 678 679

	/* why? call replace before add? */
	if (!replaced)
Y
Yinghai Lu 已提交
680
		add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
L
Linus Torvalds 已提交
681 682
}

Y
Yinghai Lu 已提交
683
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
684 685 686 687 688
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
689

690 691 692 693 694 695 696 697 698 699 700
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
701

Y
Yinghai Lu 已提交
702
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
703
{
Y
Yinghai Lu 已提交
704
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
705
}
706

Y
Yinghai Lu 已提交
707
#ifdef CONFIG_X86_64
708
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
709
{
710 711 712 713 714 715
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
716
	readl(&io_apic->data);
L
Linus Torvalds 已提交
717 718
}

Y
Yinghai Lu 已提交
719
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
720
{
Y
Yinghai Lu 已提交
721
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
722 723
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
724
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
725
{
Y
Yinghai Lu 已提交
726
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
727
}
L
Linus Torvalds 已提交
728

Y
Yinghai Lu 已提交
729
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
730
{
Y
Yinghai Lu 已提交
731
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
732 733
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
734

Y
Yinghai Lu 已提交
735
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
736
{
Y
Yinghai Lu 已提交
737
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
738 739 740
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
741

Y
Yinghai Lu 已提交
742
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
743
{
Y
Yinghai Lu 已提交
744
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
745 746
	unsigned long flags;

Y
Yinghai Lu 已提交
747 748
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
749
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
750
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
751 752 753
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
754
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
755
{
Y
Yinghai Lu 已提交
756
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
757 758 759
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
760
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
761 762 763
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
764 765 766 767 768 769 770 771 772 773 774 775 776
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
777 778 779
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
780

L
Linus Torvalds 已提交
781
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
782
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
783 784 785 786 787
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
788
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
789 790
}

791
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
792 793 794 795 796 797 798 799
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

800
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
#endif /* CONFIG_X86_32 */

#ifdef CONFIG_INTR_REMAP
/* I/O APIC RTE contents at the OS boot up */
static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];

/*
 * Saves and masks all the unmasked IO-APIC RTE's
 */
int save_mask_IO_APIC_setup(void)
{
	union IO_APIC_reg_01 reg_01;
	unsigned long flags;
	int apic, pin;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_01.raw = io_apic_read(apic, 1);
		spin_unlock_irqrestore(&ioapic_lock, flags);
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}

	for (apic = 0; apic < nr_ioapics; apic++) {
		early_ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_KERNEL);
		if (!early_ioapic_entries[apic])
869
			goto nomem;
870 871 872 873 874 875 876 877 878 879 880 881 882
	}

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

			entry = early_ioapic_entries[apic][pin] =
				ioapic_read_entry(apic, pin);
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
883

884
	return 0;
885 886

nomem:
887 888
	while (apic >= 0)
		kfree(early_ioapic_entries[apic--]);
889 890 891 892
	memset(early_ioapic_entries, 0,
		ARRAY_SIZE(early_ioapic_entries));

	return -ENOMEM;
893 894 895 896 897 898
}

void restore_IO_APIC_setup(void)
{
	int apic, pin;

899 900 901
	for (apic = 0; apic < nr_ioapics; apic++) {
		if (!early_ioapic_entries[apic])
			break;
902 903 904
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
					   early_ioapic_entries[apic][pin]);
905 906 907
		kfree(early_ioapic_entries[apic]);
		early_ioapic_entries[apic] = NULL;
	}
908 909 910 911 912 913 914 915 916 917 918 919 920 921
}

void reinit_intr_remapped_IO_APIC(int intr_remapping)
{
	/*
	 * for now plain restore of previous settings.
	 * TBD: In the case of OS enabling interrupt-remapping,
	 * IO-APIC RTE's need to be setup to point to interrupt-remapping
	 * table entries. for now, do a plain restore, and wait for
	 * the setup_IO_APIC_irqs() to do proper initialization.
	 */
	restore_IO_APIC_setup();
}
#endif
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929 930

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
931 932 933 934
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
935 936 937 938 939 940 941 942
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
943
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
944 945 946 947
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
948
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
949

A
Alexey Starikovskiy 已提交
950
		if (test_bit(lbus, mp_bus_not_pci) &&
951 952
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
953

954
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
955 956 957 958
	}
	return -1;
}

959 960 961 962 963
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
964
		int lbus = mp_irqs[i].srcbus;
965

A
Alexey Starikovskiy 已提交
966
		if (test_bit(lbus, mp_bus_not_pci) &&
967 968
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
969 970 971 972
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
973
		for(apic = 0; apic < nr_ioapics; apic++) {
974
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
975 976 977 978 979 980 981
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
982 983 984 985 986 987 988 989 990 991
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

992 993
	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		bus, slot, pin);
994
	if (test_bit(bus, mp_bus_not_pci)) {
995
		apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
L
Linus Torvalds 已提交
996 997 998
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
999
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
1000 1001

		for (apic = 0; apic < nr_ioapics; apic++)
1002 1003
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
1004 1005
				break;

A
Alexey Starikovskiy 已提交
1006
		if (!test_bit(lbus, mp_bus_not_pci) &&
1007
		    !mp_irqs[i].irqtype &&
L
Linus Torvalds 已提交
1008
		    (bus == lbus) &&
1009 1010
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
L
Linus Torvalds 已提交
1011 1012 1013 1014

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

1015
			if (pin == (mp_irqs[i].srcbusirq & 3))
L
Linus Torvalds 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
1027

1028
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
1029

1030
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
1031 1032 1033 1034 1035
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
1036
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
1037 1038 1039 1040 1041 1042 1043
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
1044

1045
#endif
L
Linus Torvalds 已提交
1046

A
Alexey Starikovskiy 已提交
1047 1048 1049 1050 1051 1052
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
1053 1054 1055 1056 1057
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

1058
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
1059
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
1071
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1072

1073
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
1074
{
1075
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1076 1077 1078 1079 1080
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
1081
	switch (mp_irqs[idx].irqflag & 3)
1082
	{
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
1111 1112 1113 1114 1115 1116
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
1117
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1118 1119 1120 1121 1122
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
1123
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
1124
	{
1125 1126 1127 1128 1129
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
1130
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1160
			break;
1161
		case 1: /* edge */
L
Linus Torvalds 已提交
1162
		{
1163
			trigger = 0;
L
Linus Torvalds 已提交
1164 1165
			break;
		}
1166
		case 2: /* reserved */
L
Linus Torvalds 已提交
1167
		{
1168 1169
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1170 1171
			break;
		}
1172
		case 3: /* level */
L
Linus Torvalds 已提交
1173
		{
1174
			trigger = 1;
L
Linus Torvalds 已提交
1175 1176
			break;
		}
1177
		default: /* invalid */
L
Linus Torvalds 已提交
1178 1179
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1180
			trigger = 0;
L
Linus Torvalds 已提交
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1197
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1198 1199 1200
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1201
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1202 1203 1204 1205

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1206
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1207 1208
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1209
	if (test_bit(bus, mp_bus_not_pci)) {
1210
		irq = mp_irqs[idx].srcbusirq;
1211
	} else {
A
Alexey Starikovskiy 已提交
1212 1213 1214 1215 1216 1217 1218
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1219
		/*
1220 1221
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1222 1223
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1224 1225
	}

1226
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1243 1244
#endif

L
Linus Torvalds 已提交
1245 1246 1247
	return irq;
}

1248 1249 1250 1251 1252 1253 1254
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1255

1256
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1257
{
1258 1259
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1260

1261 1262
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1263
{
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1275 1276
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1277 1278
	int cpu, err;
	cpumask_var_t tmp_mask;
1279

1280 1281
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1282

1283 1284
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1285

1286 1287
	old_vector = cfg->vector;
	if (old_vector) {
1288 1289 1290 1291
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1292
			return 0;
1293
		}
1294
	}
1295

1296
	/* Only try and allocate irqs on cpus that are present */
1297 1298
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1299 1300
		int new_cpu;
		int vector, offset;
1301

1302
		apic->vector_allocation_domain(cpu, tmp_mask);
1303

1304 1305
		vector = current_vector;
		offset = current_offset;
1306
next:
1307 1308
		vector += 8;
		if (vector >= first_system_vector) {
1309
			/* If out of vectors on large boxen, must share them. */
1310 1311 1312 1313 1314
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1315 1316

		if (test_bit(vector, used_vectors))
1317
			goto next;
1318

1319
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1320 1321 1322 1323 1324 1325 1326
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1327
			cpumask_copy(cfg->old_domain, cfg->domain);
1328
		}
1329
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1330 1331
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1332 1333 1334
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1335
	}
1336 1337
	free_cpumask_var(tmp_mask);
	return err;
1338 1339
}

1340 1341
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1342 1343
{
	int err;
1344 1345 1346
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1347
	err = __assign_irq_vector(irq, cfg, mask);
1348
	spin_unlock_irqrestore(&vector_lock, flags);
1349 1350 1351
	return err;
}

Y
Yinghai Lu 已提交
1352
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1353 1354 1355 1356 1357 1358
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1359
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1360 1361 1362
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1363
	cpumask_clear(cfg->domain);
1364 1365 1366

	if (likely(!cfg->move_in_progress))
		return;
1367
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1368 1369 1370 1371 1372 1373 1374 1375 1376
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1377 1378 1379 1380 1381 1382 1383 1384
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1385
	struct irq_desc *desc;
1386 1387

	/* Mark the inuse vectors */
1388 1389
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1390
		if (!cpumask_test_cpu(cpu, cfg->domain))
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1402
		if (!cpumask_test_cpu(cpu, cfg->domain))
1403
			per_cpu(vector_irq, cpu)[vector] = -1;
1404
	}
L
Linus Torvalds 已提交
1405
}
1406

1407
static struct irq_chip ioapic_chip;
1408 1409 1410
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip;
#endif
L
Linus Torvalds 已提交
1411

1412 1413 1414
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1415

1416
#ifdef CONFIG_X86_32
1417 1418
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1419
	int apic, idx, pin;
1420

T
Thomas Gleixner 已提交
1421 1422 1423 1424 1425 1426 1427 1428
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1429 1430
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1431
	return 0;
1432
}
1433 1434 1435
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1436
	return 1;
1437 1438
}
#endif
1439

Y
Yinghai Lu 已提交
1440
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1441
{
Y
Yinghai Lu 已提交
1442

1443
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1444
	    trigger == IOAPIC_LEVEL)
1445
		desc->status |= IRQ_LEVEL;
1446 1447 1448
	else
		desc->status &= ~IRQ_LEVEL;

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
#endif
1462 1463
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1464
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1465 1466
					      handle_fasteoi_irq,
					      "fasteoi");
1467
	else
1468
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1469
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1470 1471
}

I
Ingo Molnar 已提交
1472
static int setup_ioapic_entry(int apic_id, int irq,
1473 1474 1475
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector)
L
Linus Torvalds 已提交
1476
{
1477 1478 1479 1480 1481
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1482 1483
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1484
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1485 1486 1487 1488 1489 1490
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1491
			panic("No mapping iommu for ioapic %d\n", apic_id);
1492 1493 1494

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1495
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1496 1497 1498 1499

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1500
		irte.dst_mode = apic->irq_dest_mode;
1501
		irte.trigger_mode = trigger;
1502
		irte.dlvry_mode = apic->irq_delivery_mode;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
	} else
#endif
	{
1515 1516
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1517 1518
		entry->dest = destination;
	}
1519

1520
	entry->mask = 0;				/* enable IRQ */
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	entry->trigger = trigger;
	entry->polarity = polarity;
	entry->vector = vector;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1533
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1534
			      int trigger, int polarity)
1535 1536
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1537
	struct IO_APIC_route_entry entry;
1538
	unsigned int dest;
1539 1540 1541 1542

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1543
	cfg = desc->chip_data;
1544

1545
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1546 1547
		return;

1548
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1549 1550 1551 1552

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1553
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1554 1555 1556
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1557
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1558
			       dest, trigger, polarity, cfg->vector)) {
1559
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1560
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1561
		__clear_irq_vector(irq, cfg);
1562 1563 1564
		return;
	}

Y
Yinghai Lu 已提交
1565
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1566
	if (irq < NR_IRQS_LEGACY)
1567 1568
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1569
	ioapic_write_entry(apic_id, pin, entry);
1570 1571 1572 1573
}

static void __init setup_IO_APIC_irqs(void)
{
I
Ingo Molnar 已提交
1574
	int apic_id, pin, idx, irq;
1575
	int notcon = 0;
1576
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1577
	struct irq_cfg *cfg;
1578
	int cpu = boot_cpu_id;
L
Linus Torvalds 已提交
1579 1580 1581

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

I
Ingo Molnar 已提交
1582 1583
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
		for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1584

I
Ingo Molnar 已提交
1585
			idx = find_irq_entry(apic_id, pin, mp_INT);
1586
			if (idx == -1) {
1587
				if (!notcon) {
1588
					notcon = 1;
1589 1590
					apic_printk(APIC_VERBOSE,
						KERN_DEBUG " %d-%d",
I
Ingo Molnar 已提交
1591
						mp_ioapics[apic_id].apicid, pin);
1592 1593
				} else
					apic_printk(APIC_VERBOSE, " %d-%d",
I
Ingo Molnar 已提交
1594
						mp_ioapics[apic_id].apicid, pin);
1595 1596
				continue;
			}
1597 1598 1599 1600 1601
			if (notcon) {
				apic_printk(APIC_VERBOSE,
					" (apicid-pin) not connected\n");
				notcon = 0;
			}
1602

I
Ingo Molnar 已提交
1603
			irq = pin_2_irq(idx, apic_id, pin);
1604 1605 1606 1607 1608 1609 1610

			/*
			 * Skip the timer IRQ if there's a quirk handler
			 * installed and if it returns 1:
			 */
			if (apic->multi_timer_check &&
					apic->multi_timer_check(apic_id, irq))
1611
				continue;
1612

1613 1614 1615 1616 1617
			desc = irq_to_desc_alloc_cpu(irq, cpu);
			if (!desc) {
				printk(KERN_INFO "can not get irq_desc for %d\n", irq);
				continue;
			}
Y
Yinghai Lu 已提交
1618
			cfg = desc->chip_data;
I
Ingo Molnar 已提交
1619
			add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
1620

I
Ingo Molnar 已提交
1621
			setup_IO_APIC_irq(apic_id, pin, irq, desc,
1622 1623
					irq_trigger(idx), irq_polarity(idx));
		}
L
Linus Torvalds 已提交
1624 1625
	}

1626 1627
	if (notcon)
		apic_printk(APIC_VERBOSE,
1628
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1629 1630 1631
}

/*
1632
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1633
 */
I
Ingo Molnar 已提交
1634
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1635
					int vector)
L
Linus Torvalds 已提交
1636 1637 1638
{
	struct IO_APIC_route_entry entry;

1639 1640 1641 1642 1643
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		return;
#endif

1644
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1645 1646 1647 1648 1649

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1650
	entry.dest_mode = apic->irq_dest_mode;
1651
	entry.mask = 1;					/* mask IRQ now */
1652
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1653
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1654 1655 1656 1657 1658 1659
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1660
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1661
	 */
1662
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1663 1664 1665 1666

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1667
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1668 1669
}

1670 1671

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1672 1673 1674 1675 1676 1677 1678
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1679
	struct irq_cfg *cfg;
1680
	struct irq_desc *desc;
1681
	unsigned int irq;
L
Linus Torvalds 已提交
1682 1683 1684 1685

	if (apic_verbosity == APIC_QUIET)
		return;

1686
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1687 1688
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1689
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1704 1705
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1706 1707
	spin_unlock_irqrestore(&ioapic_lock, flags);

1708
	printk("\n");
1709
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1710 1711 1712 1713 1714
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1715
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1744 1745
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1746 1747 1748 1749

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1750
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1751

1752 1753 1754 1755
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1770 1771 1772 1773 1774
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1775
		if (!entry)
L
Linus Torvalds 已提交
1776
			continue;
1777
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1778 1779 1780 1781
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1782
			entry = entry->next;
L
Linus Torvalds 已提交
1783 1784 1785 1786 1787 1788 1789 1790 1791
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1792
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1813
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1814 1815
{
	unsigned int v, ver, maxlvt;
1816
	u64 icr;
L
Linus Torvalds 已提交
1817 1818 1819 1820 1821 1822

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1823
	v = apic_read(APIC_ID);
1824
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1825 1826 1827
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1828
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1829 1830 1831 1832

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1833
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1834 1835 1836 1837 1838
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1839 1840 1841 1842
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1843 1844 1845 1846 1847 1848 1849 1850 1851
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1852 1853
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1854 1855 1856 1857
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1868 1869
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1870
			apic_write(APIC_ESR, 0);
1871

L
Linus Torvalds 已提交
1872 1873 1874 1875
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1876
	icr = apic_icr_read();
1877 1878
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1906
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1907
{
1908 1909 1910 1911 1912 1913
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1914 1915
}

1916
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1934 1935
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1936
	v = inb(0xa0) << 8 | inb(0x20);
1937 1938
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1939 1940 1941 1942 1943 1944 1945 1946 1947

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1959

Y
Yinghai Lu 已提交
1960 1961 1962
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1963
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1964 1965
{
	union IO_APIC_reg_01 reg_01;
1966
	int i8259_apic, i8259_pin;
1967
	int apic;
L
Linus Torvalds 已提交
1968 1969
	unsigned long flags;

1970 1971
#ifdef CONFIG_X86_32
	int i;
L
Linus Torvalds 已提交
1972 1973 1974
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;
1975
#endif
L
Linus Torvalds 已提交
1976 1977 1978 1979

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1980
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1981
		spin_lock_irqsave(&ioapic_lock, flags);
1982
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1983
		spin_unlock_irqrestore(&ioapic_lock, flags);
1984 1985
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1986
	for(apic = 0; apic < nr_ioapics; apic++) {
1987 1988
		int pin;
		/* See if any of the pins is in ExtINT mode */
1989
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1990
			struct IO_APIC_route_entry entry;
1991
			entry = ioapic_read_entry(apic, pin);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2040
	/*
2041
	 * If the i8259 is routed through an IOAPIC
2042
	 * Put that IOAPIC in virtual wire mode
2043
	 * so legacy interrupts can be delivered.
2044
	 */
2045
	if (ioapic_i8259.pin != -1) {
2046 2047 2048 2049 2050 2051 2052 2053 2054
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2055
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2056
		entry.vector          = 0;
2057
		entry.dest            = read_apic_id();
2058 2059 2060 2061

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2062
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2063
	}
2064

2065
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2066 2067
}

2068
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2080
	int apic_id;
L
Linus Torvalds 已提交
2081 2082 2083 2084
	int i;
	unsigned char old_id;
	unsigned long flags;

2085
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2086 2087
		return;

2088 2089 2090 2091
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2092 2093
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2094
		return;
L
Linus Torvalds 已提交
2095 2096 2097 2098
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2099
	phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
2100 2101 2102 2103

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2104
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2105 2106 2107

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2108
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2109
		spin_unlock_irqrestore(&ioapic_lock, flags);
2110

I
Ingo Molnar 已提交
2111
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2112

I
Ingo Molnar 已提交
2113
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2114
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2115
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2116 2117
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2118
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2119 2120 2121 2122 2123 2124 2125
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2126
		if (apic->check_apicid_used(phys_id_present_map,
I
Ingo Molnar 已提交
2127
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2128
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2129
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2130 2131 2132 2133 2134 2135 2136 2137
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2138
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2139 2140
		} else {
			physid_mask_t tmp;
2141
			tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2142 2143
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2144
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2145 2146 2147 2148 2149 2150 2151 2152
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2153
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2154
			for (i = 0; i < mp_irq_entries; i++)
2155 2156
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2157
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2158 2159 2160 2161

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2162
		 */
L
Linus Torvalds 已提交
2163 2164
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2165
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2166

I
Ingo Molnar 已提交
2167
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2168
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2169
		io_apic_write(apic_id, 0, reg_00.raw);
2170
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2171 2172 2173 2174 2175

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2176
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2177
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2178
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2179 2180 2181 2182 2183
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2184
#endif
L
Linus Torvalds 已提交
2185

2186
int no_timer_check __initdata;
2187 2188 2189 2190 2191 2192 2193 2194

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2195 2196 2197 2198 2199 2200 2201 2202
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2203
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2204 2205
{
	unsigned long t1 = jiffies;
2206
	unsigned long flags;
L
Linus Torvalds 已提交
2207

2208 2209 2210
	if (no_timer_check)
		return 1;

2211
	local_save_flags(flags);
L
Linus Torvalds 已提交
2212 2213 2214
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2215
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2216 2217 2218 2219 2220 2221 2222 2223

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2224 2225

	/* jiffies wrap? */
2226
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2253

2254
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2255 2256 2257
{
	int was_pending = 0;
	unsigned long flags;
2258
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2259 2260

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2261
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2262 2263 2264 2265
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2266
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2267
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2268 2269 2270 2271 2272
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2273
#ifdef CONFIG_X86_64
2274
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2275
{
2276 2277 2278 2279 2280

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2281
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2282
	spin_unlock_irqrestore(&vector_lock, flags);
2283 2284 2285

	return 1;
}
2286 2287
#else
static int ioapic_retrigger_irq(unsigned int irq)
2288
{
2289
	apic->send_IPI_self(irq_cfg(irq)->vector);
2290

T
Thomas Gleixner 已提交
2291
	return 1;
2292 2293
}
#endif
2294

2295 2296 2297 2298 2299 2300 2301 2302
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2303

2304
#ifdef CONFIG_SMP
2305

2306 2307
#ifdef CONFIG_INTR_REMAP
static void ir_irq_migration(struct work_struct *work);
2308

2309
static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2310

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For edge triggered, irq migration is a simple atomic update(of vector
 * and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we need to modify the io-apic RTE aswell with the update
 * vector information, along with modifying IRTE with vector and destination.
 * So irq migration for level triggered is little  bit more complex compared to
 * edge triggered migration. But the good news is, we use the same algorithm
 * for level triggered migration as we have today, only difference being,
 * we now initiate the irq migration from process context instead of the
 * interrupt context.
 *
 * In future, when we do a directed EOI (combined with cpu EOI broadcast
 * suppression) to the IO-APIC, level triggered irq migration will also be
 * as simple as edge triggered migration and we can do the irq migration
 * with a simple atomic update to IO-APIC RTE.
 */
2330 2331
static void
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2332
{
2333 2334 2335 2336 2337
	struct irq_cfg *cfg;
	struct irte irte;
	int modify_ioapic_rte;
	unsigned int dest;
	unsigned long flags;
Y
Yinghai Lu 已提交
2338
	unsigned int irq;
2339

2340
	if (!cpumask_intersects(mask, cpu_online_mask))
2341 2342
		return;

Y
Yinghai Lu 已提交
2343
	irq = desc->irq;
2344 2345
	if (get_irte(irq, &irte))
		return;
2346

Y
Yinghai Lu 已提交
2347 2348
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2349 2350
		return;

Y
Yinghai Lu 已提交
2351 2352
	set_extra_move_desc(desc, mask);

2353
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2354 2355 2356 2357

	modify_ioapic_rte = desc->status & IRQ_LEVEL;
	if (modify_ioapic_rte) {
		spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2358
		__target_IO_APIC_irq(irq, dest, cfg);
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
		spin_unlock_irqrestore(&ioapic_lock, flags);
	}

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2370 2371
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2372

2373
	cpumask_copy(desc->affinity, mask);
2374 2375
}

Y
Yinghai Lu 已提交
2376
static int migrate_irq_remapped_level_desc(struct irq_desc *desc)
2377 2378
{
	int ret = -1;
Y
Yinghai Lu 已提交
2379
	struct irq_cfg *cfg = desc->chip_data;
2380

Y
Yinghai Lu 已提交
2381
	mask_IO_APIC_irq_desc(desc);
2382

Y
Yinghai Lu 已提交
2383
	if (io_apic_level_ack_pending(cfg)) {
2384
		/*
T
Thomas Gleixner 已提交
2385
		 * Interrupt in progress. Migrating irq now will change the
2386 2387 2388 2389 2390 2391 2392 2393 2394
		 * vector information in the IO-APIC RTE and that will confuse
		 * the EOI broadcast performed by cpu.
		 * So, delay the irq migration to the next instance.
		 */
		schedule_delayed_work(&ir_migration_work, 1);
		goto unmask;
	}

	/* everthing is clear. we have right of way */
2395
	migrate_ioapic_irq_desc(desc, desc->pending_mask);
2396 2397 2398

	ret = 0;
	desc->status &= ~IRQ_MOVE_PENDING;
2399
	cpumask_clear(desc->pending_mask);
2400 2401

unmask:
Y
Yinghai Lu 已提交
2402 2403
	unmask_IO_APIC_irq_desc(desc);

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	return ret;
}

static void ir_irq_migration(struct work_struct *work)
{
	unsigned int irq;
	struct irq_desc *desc;

	for_each_irq_desc(irq, desc) {
		if (desc->status & IRQ_MOVE_PENDING) {
			unsigned long flags;

			spin_lock_irqsave(&desc->lock, flags);
			if (!desc->chip->set_affinity ||
			    !(desc->status & IRQ_MOVE_PENDING)) {
				desc->status &= ~IRQ_MOVE_PENDING;
				spin_unlock_irqrestore(&desc->lock, flags);
				continue;
			}

2424
			desc->chip->set_affinity(irq, desc->pending_mask);
2425 2426 2427 2428 2429 2430 2431 2432
			spin_unlock_irqrestore(&desc->lock, flags);
		}
	}
}

/*
 * Migrates the IRQ destination in the process context.
 */
R
Rusty Russell 已提交
2433 2434
static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
					    const struct cpumask *mask)
2435 2436 2437
{
	if (desc->status & IRQ_LEVEL) {
		desc->status |= IRQ_MOVE_PENDING;
2438
		cpumask_copy(desc->pending_mask, mask);
Y
Yinghai Lu 已提交
2439
		migrate_irq_remapped_level_desc(desc);
2440 2441 2442
		return;
	}

Y
Yinghai Lu 已提交
2443 2444
	migrate_ioapic_irq_desc(desc, mask);
}
R
Rusty Russell 已提交
2445 2446
static void set_ir_ioapic_affinity_irq(unsigned int irq,
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2447 2448 2449 2450
{
	struct irq_desc *desc = irq_to_desc(irq);

	set_ir_ioapic_affinity_irq_desc(desc, mask);
2451 2452 2453 2454 2455 2456
}
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2457

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2469 2470 2471
		if (irq == -1)
			continue;

2472 2473 2474 2475 2476 2477 2478 2479 2480
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2481
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2493
static void irq_complete_move(struct irq_desc **descp)
2494
{
Y
Yinghai Lu 已提交
2495 2496
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2497 2498
	unsigned vector, me;

2499 2500 2501 2502 2503
	if (likely(!cfg->move_in_progress)) {
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		if (likely(!cfg->move_desc_pending))
			return;

2504
		/* domain has not changed, but affinity did */
2505
		me = smp_processor_id();
2506
		if (cpumask_test_cpu(me, desc->affinity)) {
2507 2508 2509 2510 2511 2512
			*descp = desc = move_irq_desc(desc, me);
			/* get the new one */
			cfg = desc->chip_data;
			cfg->move_desc_pending = 0;
		}
#endif
2513
		return;
2514
	}
2515 2516 2517

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2518 2519 2520 2521 2522
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		*descp = desc = move_irq_desc(desc, me);
		/* get the new one */
		cfg = desc->chip_data;
#endif
2523

2524 2525
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
		send_cleanup_vector(cfg);
2526 2527
}
#else
Y
Yinghai Lu 已提交
2528
static inline void irq_complete_move(struct irq_desc **descp) {}
2529
#endif
Y
Yinghai Lu 已提交
2530

2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
#ifdef CONFIG_INTR_REMAP
static void ack_x2apic_level(unsigned int irq)
{
	ack_x2APIC_irq();
}

static void ack_x2apic_edge(unsigned int irq)
{
	ack_x2APIC_irq();
}
Y
Yinghai Lu 已提交
2541

2542
#endif
2543

2544 2545
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2546 2547 2548
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2549 2550 2551 2552
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2553 2554
atomic_t irq_mis_count;

2555 2556
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2557 2558
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2559 2560 2561 2562
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2563
	struct irq_cfg *cfg;
2564
	int do_unmask_irq = 0;
2565

Y
Yinghai Lu 已提交
2566
	irq_complete_move(&desc);
2567
#ifdef CONFIG_GENERIC_PENDING_IRQ
2568
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2569
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2570
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2571
		mask_IO_APIC_irq_desc(desc);
2572
	}
2573 2574
#endif

Y
Yinghai Lu 已提交
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2595 2596
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2597 2598 2599 2600

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2635 2636
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2637
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2638
		unmask_IO_APIC_irq_desc(desc);
2639
	}
2640

Y
Yinghai Lu 已提交
2641
#ifdef CONFIG_X86_32
2642 2643 2644
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2645 2646
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2647 2648
		spin_unlock(&ioapic_lock);
	}
2649
#endif
Y
Yinghai Lu 已提交
2650
}
2651

2652
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2653 2654 2655 2656 2657 2658
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2659
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2660
	.set_affinity	= set_ioapic_affinity_irq,
2661
#endif
2662
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2663 2664
};

2665 2666
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2667 2668 2669 2670 2671 2672
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_x2apic_edge,
	.eoi		= ack_x2apic_level,
2673
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2674
	.set_affinity	= set_ir_ioapic_affinity_irq,
2675 2676 2677 2678
#endif
	.retrigger	= ioapic_retrigger_irq,
};
#endif
L
Linus Torvalds 已提交
2679 2680 2681 2682

static inline void init_IO_APIC_traps(void)
{
	int irq;
2683
	struct irq_desc *desc;
2684
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2697 2698 2699
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2700 2701 2702 2703 2704
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2705
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2706
				make_8259A_irq(irq);
2707
			else
L
Linus Torvalds 已提交
2708
				/* Strange. Oh, well.. */
2709
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2710 2711 2712 2713
		}
	}
}

2714 2715 2716
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2717

2718
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2719 2720 2721 2722
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2723
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2724 2725
}

2726
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2727
{
2728
	unsigned long v;
L
Linus Torvalds 已提交
2729

2730
	v = apic_read(APIC_LVT0);
2731
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2732
}
L
Linus Torvalds 已提交
2733

Y
Yinghai Lu 已提交
2734
static void ack_lapic_irq(unsigned int irq)
2735 2736 2737 2738
{
	ack_APIC_irq();
}

2739
static struct irq_chip lapic_chip __read_mostly = {
2740
	.name		= "local-APIC",
2741 2742
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2743
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2744 2745
};

Y
Yinghai Lu 已提交
2746
static void lapic_register_intr(int irq, struct irq_desc *desc)
2747
{
2748
	desc->status &= ~IRQ_LEVEL;
2749 2750 2751 2752
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2753
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2754 2755
{
	/*
2756
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2757 2758 2759 2760 2761 2762
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2763
	 */
L
Linus Torvalds 已提交
2764 2765
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2766
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2778
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2779
{
2780
	int apic, pin, i;
L
Linus Torvalds 已提交
2781 2782 2783
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2784
	pin  = find_isa_irq_pin(8, mp_INT);
2785 2786 2787 2788
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2789
	apic = find_isa_irq_apic(8, mp_INT);
2790 2791
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2792
		return;
2793
	}
L
Linus Torvalds 已提交
2794

2795
	entry0 = ioapic_read_entry(apic, pin);
2796
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2797 2798 2799 2800 2801

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2802
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2803 2804 2805 2806 2807
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2808
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2825
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2826

2827
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2828 2829
}

Y
Yinghai Lu 已提交
2830
static int disable_timer_pin_1 __initdata;
2831
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2832
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2833 2834 2835 2836
{
	disable_timer_pin_1 = 1;
	return 0;
}
2837
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2838 2839 2840

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2841 2842 2843 2844 2845
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2846 2847
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2848
 */
2849
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2850
{
Y
Yinghai Lu 已提交
2851 2852 2853
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
	int cpu = boot_cpu_id;
2854
	int apic1, pin1, apic2, pin2;
2855
	unsigned long flags;
2856 2857
	unsigned int ver;
	int no_pin1 = 0;
2858 2859

	local_irq_save(flags);
2860

T
Thomas Gleixner 已提交
2861 2862
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);
I
Ingo Molnar 已提交
2863

L
Linus Torvalds 已提交
2864 2865 2866 2867
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2868
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2869 2870

	/*
2871 2872 2873 2874 2875 2876 2877
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2878
	 */
2879
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2880
	init_8259A(1);
2881
#ifdef CONFIG_X86_32
2882
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2883
#endif
L
Linus Torvalds 已提交
2884

2885 2886 2887 2888
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2889

2890 2891
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2892
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2893

2894 2895 2896 2897 2898 2899 2900 2901
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2902 2903 2904 2905
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
#endif
2906 2907 2908 2909 2910 2911 2912 2913
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2914 2915 2916 2917
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2918
		if (no_pin1) {
Y
Yinghai Lu 已提交
2919
			add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2920
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2921
		}
Y
Yinghai Lu 已提交
2922
		unmask_IO_APIC_irq_desc(desc);
L
Linus Torvalds 已提交
2923 2924 2925 2926 2927
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2928 2929
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2930
			goto out;
L
Linus Torvalds 已提交
2931
		}
2932 2933 2934 2935
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
#endif
2936
		clear_IO_APIC_pin(apic1, pin1);
2937
		if (!no_pin1)
2938 2939
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2940

2941 2942 2943 2944
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2945 2946 2947
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
Y
Yinghai Lu 已提交
2948
		replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2949
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Y
Yinghai Lu 已提交
2950
		unmask_IO_APIC_irq_desc(desc);
2951
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2952
		if (timer_irq_works()) {
2953
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2954
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2955
			if (nmi_watchdog == NMI_IO_APIC) {
2956
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2957
				setup_nmi();
2958
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2959
			}
2960
			goto out;
L
Linus Torvalds 已提交
2961 2962 2963 2964
		}
		/*
		 * Cleanup, just in case ...
		 */
2965
		disable_8259A_irq(0);
2966
		clear_IO_APIC_pin(apic2, pin2);
2967
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2968 2969 2970
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2971 2972
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2973
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2974
	}
2975
#ifdef CONFIG_X86_32
2976
	timer_ack = 0;
2977
#endif
L
Linus Torvalds 已提交
2978

2979 2980
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2981

Y
Yinghai Lu 已提交
2982
	lapic_register_intr(0, desc);
2983
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2984 2985 2986
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2987
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2988
		goto out;
L
Linus Torvalds 已提交
2989
	}
2990
	disable_8259A_irq(0);
2991
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2992
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2993

2994 2995
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2996 2997 2998

	init_8259A(0);
	make_8259A_irq(0);
2999
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3000 3001 3002 3003

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3004
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3005
		goto out;
L
Linus Torvalds 已提交
3006
	}
3007
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3008
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3009
		"report.  Then try booting with the 'noapic' option.\n");
3010 3011
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3012 3013 3014
}

/*
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3030 3031 3032 3033 3034
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
3035 3036

#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
3037
	enable_IO_APIC();
3038 3039 3040 3041 3042
#else
	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
#endif
L
Linus Torvalds 已提交
3043

3044
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
3045

3046
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3047
	/*
3048 3049 3050
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3051 3052
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3053
#endif
L
Linus Torvalds 已提交
3054 3055 3056
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3057
	check_timer();
L
Linus Torvalds 已提交
3058 3059 3060
}

/*
3061 3062
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3063
 */
3064

L
Linus Torvalds 已提交
3065 3066
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3067 3068 3069
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3070 3071 3072 3073 3074 3075 3076 3077
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3078
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3079

3080
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3081 3082 3083 3084
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3085

L
Linus Torvalds 已提交
3086 3087
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3088 3089
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3101

L
Linus Torvalds 已提交
3102 3103 3104 3105 3106
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3107 3108
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3109 3110 3111
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3112
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3113
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3114 3115 3116 3117 3118

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3119
	.name = "ioapic",
L
Linus Torvalds 已提交
3120 3121 3122 3123 3124 3125
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3126 3127
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3128 3129 3130 3131 3132

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3133
	for (i = 0; i < nr_ioapics; i++ ) {
3134
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3135
			* sizeof(struct IO_APIC_route_entry);
3136
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3137 3138 3139 3140 3141
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3142
		dev->id = i;
L
Linus Torvalds 已提交
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3158
/*
3159
 * Dynamic irq allocate and deallocation
3160
 */
Y
Yinghai Lu 已提交
3161
unsigned int create_irq_nr(unsigned int irq_want)
3162
{
3163
	/* Allocate an unused irq */
3164 3165
	unsigned int irq;
	unsigned int new;
3166
	unsigned long flags;
3167 3168 3169
	struct irq_cfg *cfg_new = NULL;
	int cpu = boot_cpu_id;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3170 3171

	irq = 0;
3172
	spin_lock_irqsave(&vector_lock, flags);
3173
	for (new = irq_want; new < nr_irqs; new++) {
3174 3175
		if (platform_legacy_irq(new))
			continue;
3176 3177 3178 3179

		desc_new = irq_to_desc_alloc_cpu(new, cpu);
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3180
			continue;
3181 3182 3183 3184
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3185
			continue;
3186
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3187 3188 3189 3190
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3191

Y
Yinghai Lu 已提交
3192
	if (irq > 0) {
3193
		dynamic_irq_init(irq);
3194 3195 3196
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3197 3198 3199 3200
	}
	return irq;
}

3201
static int nr_irqs_gsi = NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3202 3203
int create_irq(void)
{
3204
	unsigned int irq_want;
3205 3206
	int irq;

3207 3208
	irq_want = nr_irqs_gsi;
	irq = create_irq_nr(irq_want);
3209 3210 3211 3212 3213

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3214 3215
}

3216 3217 3218
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3219 3220
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3221

3222 3223 3224
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3225
	dynamic_irq_cleanup(irq);
3226 3227 3228
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3229

3230 3231 3232
#ifdef CONFIG_INTR_REMAP
	free_irte(irq);
#endif
3233
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3234
	__clear_irq_vector(irq, cfg);
3235 3236 3237
	spin_unlock_irqrestore(&vector_lock, flags);
}

3238
/*
S
Simon Arlott 已提交
3239
 * MSI message composition
3240 3241
 */
#ifdef CONFIG_PCI_MSI
3242
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3243
{
3244 3245
	struct irq_cfg *cfg;
	int err;
3246 3247
	unsigned dest;

J
Jan Beulich 已提交
3248 3249 3250
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3251
	cfg = irq_cfg(irq);
3252
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3253 3254
	if (err)
		return err;
3255

3256
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3257

3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3270
		irte.dst_mode = apic->irq_dest_mode;
3271
		irte.trigger_mode = 0; /* edge */
3272
		irte.dlvry_mode = apic->irq_delivery_mode;
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
	} else
#endif
	{
		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3290
			((apic->irq_dest_mode == 0) ?
3291 3292
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3293
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3294 3295 3296
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3297

3298 3299 3300
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3301
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3302 3303 3304 3305
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3306
	return err;
3307 3308
}

3309
#ifdef CONFIG_SMP
3310
static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3311
{
Y
Yinghai Lu 已提交
3312
	struct irq_desc *desc = irq_to_desc(irq);
3313
	struct irq_cfg *cfg;
3314 3315 3316
	struct msi_msg msg;
	unsigned int dest;

3317 3318
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3319
		return;
3320

Y
Yinghai Lu 已提交
3321
	cfg = desc->chip_data;
3322

Y
Yinghai Lu 已提交
3323
	read_msi_msg_desc(desc, &msg);
3324 3325

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3326
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3327 3328 3329
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3330
	write_msi_msg_desc(desc, &msg);
3331
}
3332 3333 3334 3335 3336
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3337 3338
static void
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3339
{
Y
Yinghai Lu 已提交
3340
	struct irq_desc *desc = irq_to_desc(irq);
3341
	struct irq_cfg *cfg = desc->chip_data;
3342 3343 3344 3345 3346 3347
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
		return;

3348 3349
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
		return;

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3365 3366
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3367
}
Y
Yinghai Lu 已提交
3368

3369
#endif
3370
#endif /* CONFIG_SMP */
3371

3372 3373 3374 3375 3376 3377 3378 3379
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3380
	.ack		= ack_apic_edge,
3381 3382 3383 3384
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3385 3386
};

3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
#ifdef CONFIG_INTR_REMAP
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_x2apic_edge,
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3420
		       pci_name(dev));
3421 3422 3423 3424 3425
		return -ENOSPC;
	}
	return index;
}
#endif
3426

Y
Yinghai Lu 已提交
3427
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3428 3429 3430 3431 3432 3433 3434 3435
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3436
	set_irq_msi(irq, msidesc);
3437 3438
	write_msi_msg(irq, &msg);

3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
#endif
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3450

Y
Yinghai Lu 已提交
3451 3452
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3453 3454 3455
	return 0;
}

3456 3457
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3458 3459
	unsigned int irq;
	int ret, sub_handle;
3460
	struct msi_desc *msidesc;
3461 3462 3463 3464 3465 3466 3467
	unsigned int irq_want;

#ifdef CONFIG_INTR_REMAP
	struct intel_iommu *iommu = 0;
	int index = 0;
#endif

3468
	irq_want = nr_irqs_gsi;
3469
	sub_handle = 0;
3470 3471
	list_for_each_entry(msidesc, &dev->msi_list, list) {
		irq = create_irq_nr(irq_want);
3472
		irq_want++;
3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
		if (irq == 0)
			return -1;
#ifdef CONFIG_INTR_REMAP
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
#endif
3504
		ret = setup_msi_irq(dev, msidesc, irq);
3505 3506 3507 3508 3509
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3510 3511

error:
3512 3513
	destroy_irq(irq);
	return ret;
3514 3515
}

3516 3517
void arch_teardown_msi_irq(unsigned int irq)
{
3518
	destroy_irq(irq);
3519 3520
}

3521 3522
#ifdef CONFIG_DMAR
#ifdef CONFIG_SMP
3523
static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3524
{
Y
Yinghai Lu 已提交
3525
	struct irq_desc *desc = irq_to_desc(irq);
3526 3527 3528 3529
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3530 3531
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3532 3533
		return;

Y
Yinghai Lu 已提交
3534
	cfg = desc->chip_data;
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3545

3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3563

3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3574 3575 3576
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3577
static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3578
{
Y
Yinghai Lu 已提交
3579
	struct irq_desc *desc = irq_to_desc(irq);
3580 3581 3582 3583
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3584 3585
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3586 3587
		return;

Y
Yinghai Lu 已提交
3588
	cfg = desc->chip_data;
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3599

3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
#endif /* CONFIG_SMP */

struct irq_chip hpet_msi_type = {
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3625

3626 3627 3628 3629
	return 0;
}
#endif

3630
#endif /* CONFIG_PCI_MSI */
3631 3632 3633 3634 3635 3636 3637
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3638
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3639
{
3640 3641
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3642

3643
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3644
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3645

3646
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3647
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3648

3649
	write_ht_irq_msg(irq, &msg);
3650 3651
}

3652
static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3653
{
Y
Yinghai Lu 已提交
3654
	struct irq_desc *desc = irq_to_desc(irq);
3655
	struct irq_cfg *cfg;
3656 3657
	unsigned int dest;

3658 3659
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3660
		return;
3661

Y
Yinghai Lu 已提交
3662
	cfg = desc->chip_data;
3663

3664
	target_ht_irq(irq, dest, cfg->vector);
3665
}
Y
Yinghai Lu 已提交
3666

3667 3668
#endif

3669
static struct irq_chip ht_irq_chip = {
3670 3671 3672
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3673
	.ack		= ack_apic_edge,
3674 3675 3676 3677 3678 3679 3680 3681
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3682 3683
	struct irq_cfg *cfg;
	int err;
3684

J
Jan Beulich 已提交
3685 3686 3687
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3688
	cfg = irq_cfg(irq);
3689
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3690
	if (!err) {
3691
		struct ht_irq_msg msg;
3692 3693
		unsigned dest;

3694 3695
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3696

3697
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3698

3699 3700
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3701
			HT_IRQ_LOW_DEST_ID(dest) |
3702
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3703
			((apic->irq_dest_mode == 0) ?
3704 3705 3706
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3707
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3708 3709 3710 3711
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3712
		write_ht_irq_msg(irq, &msg);
3713

3714 3715
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3716 3717

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3718
	}
3719
	return err;
3720 3721 3722
}
#endif /* CONFIG_HT_IRQ */

N
Nick Piggin 已提交
3723
#ifdef CONFIG_X86_UV
3724 3725 3726 3727 3728 3729 3730
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3731
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3732 3733 3734 3735 3736 3737 3738
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

Y
Yinghai Lu 已提交
3739 3740
	cfg = irq_cfg(irq);

3741
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->vector = cfg->vector;
3755 3756
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode = apic->irq_dest_mode;
3757 3758 3759
	entry->polarity = 0;
	entry->trigger = 0;
	entry->mask = 0;
3760
	entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3801
void __init probe_nr_irqs_gsi(void)
3802
{
3803 3804 3805 3806 3807 3808 3809 3810
	int idx;
	int nr = 0;

	for (idx = 0; idx < nr_ioapics; idx++)
		nr += io_apic_get_redir_entries(idx) + 1;

	if (nr > nr_irqs_gsi)
		nr_irqs_gsi = nr;
3811 3812
}

Y
Yinghai Lu 已提交
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

	nr = ((8 * nr_cpu_ids) > (32 * nr_ioapics) ?
		(NR_VECTORS + (8 * nr_cpu_ids)) :
		(NR_VECTORS + (32 * nr_ioapics)));

	if (nr < nr_irqs && nr > nr_irqs_gsi)
		nr_irqs = nr;

	return 0;
}
#endif

L
Linus Torvalds 已提交
3829
/* --------------------------------------------------------------------------
3830
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3831 3832
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3833
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3834

3835
#ifdef CONFIG_X86_32
3836
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3837 3838 3839 3840 3841 3842 3843 3844
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3845 3846
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3847
	 * supports up to 16 on one shared APIC bus.
3848
	 *
L
Linus Torvalds 已提交
3849 3850 3851 3852 3853
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3854
		apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3867
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3868 3869
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3870
	if (apic->check_apicid_used(apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3871 3872

		for (i = 0; i < get_physical_broadcast(); i++) {
3873
			if (!apic->check_apicid_used(apic_id_map, i))
L
Linus Torvalds 已提交
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3884
	}
L
Linus Torvalds 已提交
3885

3886
	tmp = apic->apicid_to_cpu_present(apic_id);
L
Linus Torvalds 已提交
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3898 3899 3900 3901
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3902 3903 3904 3905 3906 3907 3908 3909
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}

3910
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}
3921
#endif
L
Linus Torvalds 已提交
3922

3923
int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3924
{
3925 3926 3927 3928
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int cpu = boot_cpu_id;

L
Linus Torvalds 已提交
3929
	if (!IO_APIC_IRQ(irq)) {
3930
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
L
Linus Torvalds 已提交
3931 3932 3933 3934
			ioapic);
		return -EINVAL;
	}

3935 3936 3937 3938 3939 3940
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

L
Linus Torvalds 已提交
3941 3942 3943
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
Y
Yinghai Lu 已提交
3944
	if (irq >= NR_IRQS_LEGACY) {
3945
		cfg = desc->chip_data;
Y
Yinghai Lu 已提交
3946
		add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3947
	}
L
Linus Torvalds 已提交
3948

Y
Yinghai Lu 已提交
3949
	setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
L
Linus Torvalds 已提交
3950 3951 3952 3953

	return 0;
}

3954

3955 3956 3957 3958 3959 3960 3961 3962
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3963 3964
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
3965 3966 3967 3968 3969 3970 3971 3972 3973
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3974
#endif /* CONFIG_ACPI */
3975

3976 3977 3978
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3979
 * so mask in all cases should simply be apic->target_cpus()
3980 3981 3982 3983 3984
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
3985
	struct irq_desc *desc;
3986
	struct irq_cfg *cfg;
3987
	const struct cpumask *mask;
3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
4003 4004
			desc = irq_to_desc(irq);
			cfg = desc->chip_data;
4005
			if (!cfg->vector) {
Y
Yinghai Lu 已提交
4006
				setup_IO_APIC_irq(ioapic, pin, irq, desc,
4007 4008
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
4009 4010 4011 4012 4013 4014 4015 4016 4017
				continue;

			}

			/*
			 * Honour affinities which have been set in early boot
			 */
			if (desc->status &
			    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4018
				mask = desc->affinity;
4019
			else
4020
				mask = apic->target_cpus();
4021

4022
#ifdef CONFIG_INTR_REMAP
4023
			if (intr_remapping_enabled)
Y
Yinghai Lu 已提交
4024
				set_ir_ioapic_affinity_irq_desc(desc, mask);
4025
			else
4026
#endif
Y
Yinghai Lu 已提交
4027
				set_ioapic_affinity_irq_desc(desc, mask);
4028 4029 4030 4031 4032 4033
		}

	}
}
#endif

4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4070 4071 4072
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4073
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4074
	int i;
4075

4076
	ioapic_res = ioapic_setup_resources();
4077 4078
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4079
			ioapic_phys = mp_ioapics[i].apicaddr;
4080
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4081 4082 4083 4084 4085 4086 4087 4088 4089
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4090
#endif
4091
		} else {
4092
#ifdef CONFIG_X86_32
4093
fake_ioapic_page:
4094
#endif
4095
			ioapic_phys = (unsigned long)
4096
				alloc_bootmem_pages(PAGE_SIZE);
4097 4098 4099
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4100 4101 4102
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4103
		idx++;
4104 4105 4106 4107 4108 4109

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4110 4111 4112
	}
}

4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk(KERN_ERR
		       "IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);