exynos5433_drm_decon.c 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/iopoll.h>
A
Arnd Bergmann 已提交
17
#include <linux/irq.h>
18
#include <linux/mfd/syscon.h>
19
#include <linux/of_device.h>
20 21
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>
22
#include <linux/regmap.h>
23 24 25

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
26
#include "exynos_drm_fb.h"
27 28
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"
29
#include "regs-decon5433.h"
30

31 32 33
#define DSD_CFG_MUX 0x1004
#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)

34 35 36 37
#define WINDOWS_NR	5
#define PRIMARY_WIN	2
#define CURSON_WIN	4

38 39
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

40 41
#define I80_HW_TRG	(1 << 0)
#define IFTYPE_HDMI	(1 << 1)
42

43 44 45 46 47 48
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
49 50 51
	"aclk_smmu_decon1x",
	"aclk_xiu_decon1x",
	"pclk_smmu_decon1x",
52 53 54 55
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

56 57 58 59 60
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
61
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
62
	void __iomem			*addr;
63
	struct regmap			*sysreg;
64
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
65
	unsigned int			irq;
66 67
	unsigned int			irq_vsync;
	unsigned int			irq_lcd_sys;
68
	unsigned int			te_irq;
69
	unsigned long			out_type;
70
	int				first_win;
71 72
	spinlock_t			vblank_lock;
	u32				frame_id;
73 74
};

75 76 77 78 79 80 81
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

82
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
83 84
	[PRIMARY_WIN] = DRM_PLANE_TYPE_PRIMARY,
	[CURSON_WIN] = DRM_PLANE_TYPE_CURSOR,
85 86
};

87 88 89 90 91 92 93
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

94 95 96 97 98
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

99
	val = VIDINTCON0_INTEN;
100
	if (crtc->i80_mode)
101 102 103
		val |= VIDINTCON0_FRAMEDONE;
	else
		val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
104

105
	writel(val, ctx->addr + DECON_VIDINTCON0);
106 107 108 109 110

	enable_irq(ctx->irq);
	if (!(ctx->out_type & I80_HW_TRG))
		enable_irq(ctx->te_irq);

111 112 113 114 115 116 117
	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

118 119 120 121
	if (!(ctx->out_type & I80_HW_TRG))
		disable_irq_nosync(ctx->te_irq);
	disable_irq_nosync(ctx->irq);

122
	writel(0, ctx->addr + DECON_VIDINTCON0);
123 124
}

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
/* return number of starts/ends of frame transmissions since reset */
static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
{
	u32 frm, pfrm, status, cnt = 2;

	/* To get consistent result repeat read until frame id is stable.
	 * Usually the loop will be executed once, in rare cases when the loop
	 * is executed at frame change time 2nd pass will be needed.
	 */
	frm = readl(ctx->addr + DECON_CRFMID);
	do {
		status = readl(ctx->addr + DECON_VIDCON1);
		pfrm = frm;
		frm = readl(ctx->addr + DECON_CRFMID);
	} while (frm != pfrm && --cnt);

	/* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
	 * of RGB, it should be taken into account.
	 */
	if (!frm)
		return 0;

	switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
	case VIDCON1_VSTATUS_VS:
149
		if (!(ctx->crtc->i80_mode))
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
			--frm;
		break;
	case VIDCON1_VSTATUS_BP:
		--frm;
		break;
	case VIDCON1_I80_ACTIVE:
	case VIDCON1_VSTATUS_AC:
		if (end)
			--frm;
		break;
	default:
		break;
	}

	return frm;
}

167 168
static void decon_setup_trigger(struct decon_context *ctx)
{
169
	if (!ctx->crtc->i80_mode && !(ctx->out_type & I80_HW_TRG))
170 171 172
		return;

	if (!(ctx->out_type & I80_HW_TRG)) {
173 174
		writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		       TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
175 176 177 178 179 180 181 182 183 184
		       ctx->addr + DECON_TRIGCON);
		return;
	}

	writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
	       | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);

	if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
			       DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
		DRM_ERROR("Cannot update sysreg.\n");
185 186 187 188 189
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
190
	struct drm_display_mode *m = &crtc->base.mode;
191
	bool interlaced = false;
192 193
	u32 val;

194
	if (ctx->out_type & IFTYPE_HDMI) {
195 196 197 198
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
199 200
		if (m->flags & DRM_MODE_FLAG_INTERLACE)
			interlaced = true;
201 202
	}

203
	decon_setup_trigger(ctx);
204

205 206
	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
207 208
	if (interlaced)
		val |= VIDOUT_INTERLACE_EN_F;
209
	if (crtc->i80_mode) {
210
		val |= VIDOUT_COMMAND_IF;
211
	} else {
212
		val |= VIDOUT_RGB_IF;
213 214
	}

215 216
	writel(val, ctx->addr + DECON_VIDOUTCON0);

217 218 219 220 221 222
	if (interlaced)
		val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
	else
		val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
223 224
	writel(val, ctx->addr + DECON_VIDTCON2);

225
	if (!crtc->i80_mode) {
226 227 228 229 230 231
		int vbp = m->crtc_vtotal - m->crtc_vsync_end;
		int vfp = m->crtc_vsync_start - m->crtc_vdisplay;

		if (interlaced)
			vbp = vbp / 2 - 1;
		val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
232 233 234
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
235
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
236 237 238
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
239
				m->crtc_htotal - m->crtc_hsync_end - 1) |
240
			VIDTCON10_HFPD_F(
241
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
242 243 244
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
245
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
246 247 248 249
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	/* enable output and display signal */
250
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
251 252

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
253 254
}

255 256
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
257 258 259 260
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
261
	val &= WINCONx_ENWIN_F;
262

V
Ville Syrjälä 已提交
263
	switch (fb->format->format) {
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
280
	default:
281 282 283 284 285 286
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

287
	DRM_DEBUG_KMS("cpp = %u\n", fb->format->cpp[0]);
288 289 290 291 292 293 294 295 296

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

297
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
298 299 300 301 302 303 304
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

305
static void decon_shadow_protect(struct decon_context *ctx, bool protect)
306
{
307
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
308
		       protect ? ~0 : 0);
309 310
}

311
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
312 313 314
{
	struct decon_context *ctx = crtc->ctx;

315
	decon_shadow_protect(ctx, true);
316 317
}

318 319 320 321
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

322 323
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
324
{
325 326
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
327
	struct decon_context *ctx = crtc->ctx;
328
	struct drm_framebuffer *fb = state->base.fb;
329
	unsigned int win = plane->index;
330
	unsigned int cpp = fb->format->cpp[0];
331 332
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
333 334
	u32 val;

335 336 337 338 339 340 341 342 343 344 345
	if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
		val = COORDINATE_X(state->crtc.x) |
			COORDINATE_Y(state->crtc.y / 2);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));

		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
			COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	} else {
		val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));
346

347 348 349 350
		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
				COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	}
351

352 353
	val = VIDOSD_Wx_ALPHA_R_F(0xff) | VIDOSD_Wx_ALPHA_G_F(0xff) |
		VIDOSD_Wx_ALPHA_B_F(0xff);
354 355 356 357 358 359
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

360
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
361

362
	val = dma_addr + pitch * state->src.h;
363 364
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

365
	if (!(ctx->out_type & IFTYPE_HDMI))
366 367
		val = BIT_VAL(pitch - state->crtc.w * cpp, 27, 14)
			| BIT_VAL(state->crtc.w * cpp, 13, 0);
368
	else
369 370
		val = BIT_VAL(pitch - state->crtc.w * cpp, 29, 15)
			| BIT_VAL(state->crtc.w * cpp, 14, 0);
371 372
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

373
	decon_win_set_pixfmt(ctx, win, fb);
374 375

	/* window enable */
376
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
377 378
}

379 380
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
381 382
{
	struct decon_context *ctx = crtc->ctx;
383
	unsigned int win = plane->index;
384

385
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
386 387
}

388
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
389 390
{
	struct decon_context *ctx = crtc->ctx;
391
	unsigned long flags;
392

393 394
	spin_lock_irqsave(&ctx->vblank_lock, flags);

395
	decon_shadow_protect(ctx, false);
396

397
	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
398

399 400
	ctx->frame_id = decon_get_frame_count(ctx, true);

401
	exynos_crtc_handle_event(crtc);
402 403

	spin_unlock_irqrestore(&ctx->vblank_lock, flags);
404 405
}

406 407
static void decon_swreset(struct decon_context *ctx)
{
408
	unsigned long flags;
409 410
	u32 val;
	int ret;
411 412

	writel(0, ctx->addr + DECON_VIDCON0);
413 414
	readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
			   ~val & VIDCON0_STOP_STATUS, 12, 20000);
415 416

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
417 418
	ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
				 ~val & VIDCON0_SWRESET, 12, 20000);
419

420
	WARN(ret < 0, "failed to software reset DECON\n");
421

422 423 424 425
	spin_lock_irqsave(&ctx->vblank_lock, flags);
	ctx->frame_id = 0;
	spin_unlock_irqrestore(&ctx->vblank_lock, flags);

426
	if (!(ctx->out_type & IFTYPE_HDMI))
427 428 429 430 431 432 433 434
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
435 436 437 438 439 440 441 442
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	pm_runtime_get_sync(ctx->dev);

443 444
	exynos_drm_pipe_clk_enable(crtc, true);

445 446
	decon_swreset(ctx);

447 448 449 450 451 452 453 454
	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

455 456 457 458
	if (!(ctx->out_type & I80_HW_TRG))
		synchronize_irq(ctx->te_irq);
	synchronize_irq(ctx->irq);

459 460 461 462 463
	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
464
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
465
		decon_disable_plane(crtc, &ctx->planes[i]);
466 467 468

	decon_swreset(ctx);

469 470
	exynos_drm_pipe_clk_enable(crtc, false);

471 472 473
	pm_runtime_put_sync(ctx->dev);
}

474
static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
475
{
476
	struct decon_context *ctx = dev_id;
477

478
	decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
479 480

	return IRQ_HANDLED;
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

496 497
	decon_shadow_protect(ctx, true);
	for (win = 0; win < WINDOWS_NR; win++)
498
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
499
	decon_shadow_protect(ctx, false);
500 501 502

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

503 504 505 506 507 508 509 510
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
static enum drm_mode_status decon_mode_valid(struct exynos_drm_crtc *crtc,
		const struct drm_display_mode *mode)
{
	struct decon_context *ctx = crtc->ctx;

	ctx->irq = crtc->i80_mode ? ctx->irq_lcd_sys : ctx->irq_vsync;

	if (ctx->irq)
		return MODE_OK;

	dev_info(ctx->dev, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
			crtc->i80_mode ? "command" : "video");

	return MODE_BAD;
}

527
static const struct exynos_drm_crtc_ops decon_crtc_ops = {
528 529 530 531
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
532
	.atomic_begin		= decon_atomic_begin,
533 534
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
535
	.mode_valid		= decon_mode_valid,
536
	.atomic_flush		= decon_atomic_flush,
537 538 539 540 541 542 543
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_plane *exynos_plane;
544 545
	enum exynos_drm_output_type out_type;
	unsigned int win;
546 547 548 549
	int ret;

	ctx->drm_dev = drm_dev;

550
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
551 552
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
553 554
		ctx->configs[win].zpos = win - ctx->first_win;
		ctx->configs[win].type = decon_win_types[win];
555

556
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
557
					&ctx->configs[win]);
558 559 560 561
		if (ret)
			return ret;
	}

562
	exynos_plane = &ctx->planes[PRIMARY_WIN];
563
	out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
564
						  : EXYNOS_DISPLAY_TYPE_LCD;
565
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
566
			out_type, &decon_crtc_ops, ctx);
567 568
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
569

570 571
	decon_clear_channels(ctx->crtc);

572
	return drm_iommu_attach_device(drm_dev, dev);
573 574 575 576 577 578 579 580 581
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
582
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
583 584 585 586 587 588 589
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
static void decon_handle_vblank(struct decon_context *ctx)
{
	u32 frm;

	spin_lock(&ctx->vblank_lock);

	frm = decon_get_frame_count(ctx, true);

	if (frm != ctx->frame_id) {
		/* handle only if incremented, take care of wrap-around */
		if ((s32)(frm - ctx->frame_id) > 0)
			drm_crtc_handle_vblank(&ctx->crtc->base);
		ctx->frame_id = frm;
	}

	spin_unlock(&ctx->vblank_lock);
}

608
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
609 610 611 612 613
{
	struct decon_context *ctx = dev_id;
	u32 val;

	val = readl(ctx->addr + DECON_VIDINTCON1);
614 615 616 617
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		writel(val, ctx->addr + DECON_VIDINTCON1);
618 619 620 621 622 623 624
		if (ctx->out_type & IFTYPE_HDMI) {
			val = readl(ctx->addr + DECON_VIDOUTCON0);
			val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
			if (val ==
			    (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
				return IRQ_HANDLED;
		}
625
		decon_handle_vblank(ctx);
626 627 628 629 630
	}

	return IRQ_HANDLED;
}

631 632 633 634
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
635
	int i = ARRAY_SIZE(decon_clks_name);
636

637
	while (--i >= 0)
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
667 668
	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
				     pm_runtime_force_resume)
669 670
};

671 672 673
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
674
		.data = (void *)I80_HW_TRG
675 676 677
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
678
		.data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
679 680 681 682 683
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

684
static int decon_conf_irq(struct decon_context *ctx, const char *name,
685
		irq_handler_t handler, unsigned long int flags)
686 687 688 689 690
{
	struct platform_device *pdev = to_platform_device(ctx->dev);
	int ret, irq = platform_get_irq_byname(pdev, name);

	if (irq < 0) {
691 692
		switch (irq) {
		case -EPROBE_DEFER:
693
			return irq;
694 695 696 697 698 699 700
		case -ENODATA:
		case -ENXIO:
			return 0;
		default:
			dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
			return irq;
		}
701 702 703 704 705 706 707 708 709 710 711
	}
	irq_set_status_flags(irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
	if (ret < 0) {
		dev_err(ctx->dev, "IRQ %s request failed\n", name);
		return ret;
	}

	return irq;
}

712 713 714 715 716 717 718 719 720 721 722 723 724
static int exynos5433_decon_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	ctx->dev = dev;
725
	ctx->out_type = (unsigned long)of_device_get_match_data(dev);
726
	spin_lock_init(&ctx->vblank_lock);
727

728
	if (ctx->out_type & IFTYPE_HDMI)
729
		ctx->first_win = 1;
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

748 749 750 751
	ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_vsync = ret;
752

753 754 755 756 757 758 759 760
	ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_lcd_sys = ret;

	ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
			IRQF_TRIGGER_RISING);
	if (ret < 0)
761
			return ret;
762 763 764
	if (ret) {
		ctx->te_irq = ret;
		ctx->out_type &= ~I80_HW_TRG;
765 766
	}

767 768 769 770 771 772 773
	if (ctx->out_type & I80_HW_TRG) {
		ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,disp-sysreg");
		if (IS_ERR(ctx->sysreg)) {
			dev_err(dev, "failed to get system register\n");
			return PTR_ERR(ctx->sysreg);
		}
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
806
		.pm	= &exynos5433_decon_pm_ops,
807 808 809
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};