Kconfig 28.5 KB
Newer Older
B
Bryan Wu 已提交
1 2 3 4 5
#
# For a description of the syntax of this configuration file,
# see Documentation/kbuild/kconfig-language.txt.
#

6
mainmenu "Blackfin Kernel Configuration"
B
Bryan Wu 已提交
7 8

config MMU
9
	def_bool n
B
Bryan Wu 已提交
10 11

config FPU
12
	def_bool n
B
Bryan Wu 已提交
13 14

config RWSEM_GENERIC_SPINLOCK
15
	def_bool y
B
Bryan Wu 已提交
16 17

config RWSEM_XCHGADD_ALGORITHM
18
	def_bool n
B
Bryan Wu 已提交
19 20

config BLACKFIN
21
	def_bool y
S
Sam Ravnborg 已提交
22
	select HAVE_IDE
23 24 25
	select HAVE_KERNEL_GZIP
	select HAVE_KERNEL_BZIP2
	select HAVE_KERNEL_LZMA
M
Mathieu Desnoyers 已提交
26
	select HAVE_OPROFILE
27
	select ARCH_WANT_OPTIONAL_GPIOLIB
B
Bryan Wu 已提交
28

29 30 31 32
config GENERIC_BUG
	def_bool y
	depends on BUG

33
config ZONE_DMA
34
	def_bool y
35

B
Bryan Wu 已提交
36
config GENERIC_FIND_NEXT_BIT
37
	def_bool y
B
Bryan Wu 已提交
38 39

config GENERIC_HWEIGHT
40
	def_bool y
B
Bryan Wu 已提交
41 42

config GENERIC_HARDIRQS
43
	def_bool y
B
Bryan Wu 已提交
44 45

config GENERIC_IRQ_PROBE
46
	def_bool y
B
Bryan Wu 已提交
47

48
config GENERIC_GPIO
49
	def_bool y
B
Bryan Wu 已提交
50 51 52 53 54 55

config FORCE_MAX_ZONEORDER
	int
	default "14"

config GENERIC_CALIBRATE_DELAY
56
	def_bool y
B
Bryan Wu 已提交
57

58 59 60
config STACKTRACE_SUPPORT
	def_bool y

61 62 63
config TRACE_IRQFLAGS_SUPPORT
	def_bool y

B
Bryan Wu 已提交
64
source "init/Kconfig"
65

B
Bryan Wu 已提交
66 67
source "kernel/Kconfig.preempt"

68 69
source "kernel/Kconfig.freezer"

B
Bryan Wu 已提交
70 71 72 73 74 75 76 77
menu "Blackfin Processor Options"

comment "Processor and Board Settings"

choice
	prompt "CPU"
	default BF533

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
config BF512
	bool "BF512"
	help
	  BF512 Processor Support.

config BF514
	bool "BF514"
	help
	  BF514 Processor Support.

config BF516
	bool "BF516"
	help
	  BF516 Processor Support.

config BF518
	bool "BF518"
	help
	  BF518 Processor Support.

98 99 100 101 102
config BF522
	bool "BF522"
	help
	  BF522 Processor Support.

103 104 105 106 107 108 109 110 111 112
config BF523
	bool "BF523"
	help
	  BF523 Processor Support.

config BF524
	bool "BF524"
	help
	  BF524 Processor Support.

113 114 115 116 117
config BF525
	bool "BF525"
	help
	  BF525 Processor Support.

118 119 120 121 122
config BF526
	bool "BF526"
	help
	  BF526 Processor Support.

123 124 125 126 127
config BF527
	bool "BF527"
	help
	  BF527 Processor Support.

B
Bryan Wu 已提交
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
config BF531
	bool "BF531"
	help
	  BF531 Processor Support.

config BF532
	bool "BF532"
	help
	  BF532 Processor Support.

config BF533
	bool "BF533"
	help
	  BF533 Processor Support.

config BF534
	bool "BF534"
	help
	  BF534 Processor Support.

config BF536
	bool "BF536"
	help
	  BF536 Processor Support.

config BF537
	bool "BF537"
	help
	  BF537 Processor Support.

158 159 160 161 162 163 164 165 166 167
config BF538
	bool "BF538"
	help
	  BF538 Processor Support.

config BF539
	bool "BF539"
	help
	  BF539 Processor Support.

168 169 170 171 172
config BF542
	bool "BF542"
	help
	  BF542 Processor Support.

173 174 175 176 177
config BF542M
	bool "BF542m"
	help
	  BF542 Processor Support.

178 179 180 181 182
config BF544
	bool "BF544"
	help
	  BF544 Processor Support.

183 184 185 186 187
config BF544M
	bool "BF544m"
	help
	  BF544 Processor Support.

188 189 190 191 192
config BF547
	bool "BF547"
	help
	  BF547 Processor Support.

193 194 195 196 197
config BF547M
	bool "BF547m"
	help
	  BF547 Processor Support.

198 199 200 201 202
config BF548
	bool "BF548"
	help
	  BF548 Processor Support.

203 204 205 206 207
config BF548M
	bool "BF548m"
	help
	  BF548 Processor Support.

208 209 210 211 212
config BF549
	bool "BF549"
	help
	  BF549 Processor Support.

213 214 215 216 217
config BF549M
	bool "BF549m"
	help
	  BF549 Processor Support.

B
Bryan Wu 已提交
218 219 220
config BF561
	bool "BF561"
	help
221
	  BF561 Processor Support.
B
Bryan Wu 已提交
222 223 224

endchoice

225 226
config SMP
	depends on BF561
227
	select GENERIC_TIME
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	bool "Symmetric multi-processing support"
	---help---
	  This enables support for systems with more than one CPU,
	  like the dual core BF561. If you have a system with only one
	  CPU, say N. If you have a system with more than one CPU, say Y.

	  If you don't know what to do here, say N.

config NR_CPUS
	int
	depends on SMP
	default 2 if BF561

config IRQ_PER_CPU
	bool
	depends on SMP
	default y

246 247
config BF_REV_MIN
	int
248
	default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
249
	default 2 if (BF537 || BF536 || BF534)
250
	default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
251
	default 4 if (BF538 || BF539)
252 253 254

config BF_REV_MAX
	int
255 256
	default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
	default 3 if (BF537 || BF536 || BF534 || BF54xM)
257
	default 5 if (BF561 || BF538 || BF539)
258 259
	default 6 if (BF533 || BF532 || BF531)

B
Bryan Wu 已提交
260 261
choice
	prompt "Silicon Rev"
262 263
	default BF_REV_0_0 if (BF51x || BF52x)
	default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
264
	default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
265 266 267

config BF_REV_0_0
	bool "0.0"
268
	depends on (BF51x || BF52x || (BF54x && !BF54xM))
269 270

config BF_REV_0_1
271
	bool "0.1"
272
	depends on (BF52x || (BF54x && !BF54xM))
B
Bryan Wu 已提交
273 274 275

config BF_REV_0_2
	bool "0.2"
276
	depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
B
Bryan Wu 已提交
277 278 279

config BF_REV_0_3
	bool "0.3"
280
	depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
B
Bryan Wu 已提交
281 282 283

config BF_REV_0_4
	bool "0.4"
284
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
285 286 287

config BF_REV_0_5
	bool "0.5"
288
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
289

290 291 292 293
config BF_REV_0_6
	bool "0.6"
	depends on (BF533 || BF532 || BF531)

294 295 296 297 298 299
config BF_REV_ANY
	bool "any"

config BF_REV_NONE
	bool "none"

B
Bryan Wu 已提交
300 301
endchoice

302 303 304 305 306
config BF51x
	bool
	depends on (BF512 || BF514 || BF516 || BF518)
	default y

307 308
config BF52x
	bool
309
	depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
310 311
	default y

312 313 314 315 316
config BF53x
	bool
	depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
	default y

317 318 319 320 321
config BF54xM
	bool
	depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
	default y

322 323
config BF54x
	bool
324
	depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
325 326
	default y

B
Bryan Wu 已提交
327 328 329 330 331 332 333 334 335 336 337 338 339
config MEM_GENERIC_BOARD
	bool
	depends on GENERIC_BOARD
	default y

config MEM_MT48LC64M4A2FB_7E
	bool
	depends on (BFIN533_STAMP)
	default y

config MEM_MT48LC16M16A2TG_75
	bool
	depends on (BFIN533_EZKIT || BFIN561_EZKIT \
340
		|| BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
341
		|| H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
B
Bryan Wu 已提交
342 343 344 345
	default y

config MEM_MT48LC32M8A2_75
	bool
346
	depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
B
Bryan Wu 已提交
347 348 349 350 351 352 353
	default y

config MEM_MT48LC8M32B2B5_7
	bool
	depends on (BFIN561_BLUETECHNIX_CM)
	default y

354 355
config MEM_MT48LC32M16A2TG_75
	bool
356
	depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
357 358
	default y

359 360 361 362 363
config MEM_MT48LC32M8A2_75
	bool
	depends on (BFIN518F_EZBRD)
	default y

364
source "arch/blackfin/mach-bf518/Kconfig"
365
source "arch/blackfin/mach-bf527/Kconfig"
B
Bryan Wu 已提交
366 367 368
source "arch/blackfin/mach-bf533/Kconfig"
source "arch/blackfin/mach-bf561/Kconfig"
source "arch/blackfin/mach-bf537/Kconfig"
369
source "arch/blackfin/mach-bf538/Kconfig"
370
source "arch/blackfin/mach-bf548/Kconfig"
B
Bryan Wu 已提交
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385

menu "Board customizations"

config CMDLINE_BOOL
	bool "Default bootloader kernel arguments"

config CMDLINE
	string "Initial kernel command string"
	depends on CMDLINE_BOOL
	default "console=ttyBF0,57600"
	help
	  If you don't have a boot loader capable of passing a command line string
	  to the kernel, you may specify one here. As a minimum, you should specify
	  the memory size and the root device (e.g., mem=8M, root=/dev/nfs).

386 387 388 389 390 391 392 393 394 395 396 397 398 399
config BOOT_LOAD
	hex "Kernel load address for booting"
	default "0x1000"
	range 0x1000 0x20000000
	help
	  This option allows you to set the load address of the kernel.
	  This can be useful if you are on a board which has a small amount
	  of memory or you wish to reserve some memory at the beginning of
	  the address space.

	  Note that you need to keep this value above 4k (0x1000) as this
	  memory region is used to capture NULL pointer references as well
	  as some core kernel functions.

400 401
config ROM_BASE
	hex "Kernel ROM Base"
402
	depends on ROMKERNEL
403 404 405 406 407
	default "0x20040000"
	range 0x20000000 0x20400000 if !(BF54x || BF561)
	range 0x20000000 0x30000000 if (BF54x || BF561)
	help

408
comment "Clock/PLL Setup"
B
Bryan Wu 已提交
409 410

config CLKIN_HZ
411
	int "Frequency of the crystal on the board in Hz"
B
Bryan Wu 已提交
412 413
	default "11059200" if BFIN533_STAMP
	default "27000000" if BFIN533_EZKIT
414
	default "25000000" if (BFIN537_STAMP || BFIN527_EZKIT || H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN538_EZKIT || BFIN518F-EZBRD)
B
Bryan Wu 已提交
415 416
	default "30000000" if BFIN561_EZKIT
	default "24576000" if PNAV10
417
	default "10000000" if BFIN532_IP0X
B
Bryan Wu 已提交
418 419
	help
	  The frequency of CLKIN crystal oscillator on the board in Hz.
420 421
	  Warning: This value should match the crystal on the board. Otherwise,
	  peripherals won't work properly.
B
Bryan Wu 已提交
422

423 424 425 426 427 428 429 430 431 432
config BFIN_KERNEL_CLOCK
	bool "Re-program Clocks while Kernel boots?"
	default n
	help
	  This option decides if kernel clocks are re-programed from the
	  bootloader settings. If the clocks are not set, the SDRAM settings
	  are also not changed, and the Bootloader does 100% of the hardware
	  configuration.

config PLL_BYPASS
433 434 435
	bool "Bypass PLL"
	depends on BFIN_KERNEL_CLOCK
	default n
436 437 438 439 440 441 442 443 444 445 446 447 448 449

config CLKIN_HALF
	bool "Half Clock In"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	default n
	help
	  If this is set the clock will be divided by 2, before it goes to the PLL.

config VCO_MULT
	int "VCO Multiplier"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	range 1 64
	default "22" if BFIN533_EZKIT
	default "45" if BFIN533_STAMP
450
	default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
451
	default "22" if BFIN533_BLUETECHNIX_CM
452
	default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
453
	default "20" if BFIN561_EZKIT
454
	default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
	help
	  This controls the frequency of the on-chip PLL. This can be between 1 and 64.
	  PLL Frequency = (Crystal Frequency) * (this setting)

choice
	prompt "Core Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	default CCLK_DIV_1
	help
	  This sets the frequency of the core. It can be 1, 2, 4 or 8
	  Core Frequency = (PLL frequency) / (this setting)

config CCLK_DIV_1
	bool "1"

config CCLK_DIV_2
	bool "2"

config CCLK_DIV_4
	bool "4"

config CCLK_DIV_8
	bool "8"
endchoice

config SCLK_DIV
	int "System Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	range 1 15
484
	default 5
485 486 487 488 489
	help
	  This sets the frequency of the system clock (including SDRAM or DDR).
	  This can be between 1 and 15
	  System Clock = (PLL frequency) / (this setting)

490 491 492 493 494 495 496 497 498 499 500 501 502
choice
	prompt "DDR SDRAM Chip Type"
	depends on BFIN_KERNEL_CLOCK
	depends on BF54x
	default MEM_MT46V32M16_5B

config MEM_MT46V32M16_6T
	bool "MT46V32M16_6T"

config MEM_MT46V32M16_5B
	bool "MT46V32M16_5B"
endchoice

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
choice
	prompt "DDR/SDRAM Timing"
	depends on BFIN_KERNEL_CLOCK
	default BFIN_KERNEL_CLOCK_MEMINIT_CALC
	help
	  This option allows you to specify Blackfin SDRAM/DDR Timing parameters
	  The calculated SDRAM timing parameters may not be 100%
	  accurate - This option is therefore marked experimental.

config BFIN_KERNEL_CLOCK_MEMINIT_CALC
	bool "Calculate Timings (EXPERIMENTAL)"
	depends on EXPERIMENTAL

config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
	bool "Provide accurate Timings based on target SCLK"
	help
	  Please consult the Blackfin Hardware Reference Manuals as well
	  as the memory device datasheet.
	  http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
endchoice

menu "Memory Init Control"
	depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC

config MEM_DDRCTL0
	depends on BF54x
	hex "DDRCTL0"
	default 0x0

config MEM_DDRCTL1
	depends on BF54x
	hex "DDRCTL1"
	default 0x0

config MEM_DDRCTL2
	depends on BF54x
	hex "DDRCTL2"
	default 0x0

config MEM_EBIU_DDRQUE
	depends on BF54x
	hex "DDRQUE"
	default 0x0

config MEM_SDRRC
	depends on !BF54x
	hex "SDRRC"
	default 0x0

config MEM_SDGCTL
	depends on !BF54x
	hex "SDGCTL"
	default 0x0
endmenu

558 559 560 561 562
#
# Max & Min Speeds for various Chips
#
config MAX_VCO_HZ
	int
563 564 565 566
	default 400000000 if BF512
	default 400000000 if BF514
	default 400000000 if BF516
	default 400000000 if BF518
567
	default 600000000 if BF522
568 569
	default 400000000 if BF523
	default 400000000 if BF524
570
	default 600000000 if BF525
571
	default 400000000 if BF526
572 573 574 575 576 577 578
	default 600000000 if BF527
	default 400000000 if BF531
	default 400000000 if BF532
	default 750000000 if BF533
	default 500000000 if BF534
	default 400000000 if BF536
	default 600000000 if BF537
579 580
	default 533333333 if BF538
	default 533333333 if BF539
581
	default 600000000 if BF542
582
	default 533333333 if BF544
583 584
	default 600000000 if BF547
	default 600000000 if BF548
585
	default 533333333 if BF549
586 587 588 589 590 591 592 593
	default 600000000 if BF561

config MIN_VCO_HZ
	int
	default 50000000

config MAX_SCLK_HZ
	int
594
	default 133333333
595 596 597 598 599 600 601 602 603

config MIN_SCLK_HZ
	int
	default 27000000

comment "Kernel Timer/Scheduler"

source kernel/Kconfig.hz

604 605 606 607 608 609 610 611 612
config GENERIC_TIME
	bool "Generic time"
	default y

config GENERIC_CLOCKEVENTS
	bool "Generic clock events"
	depends on GENERIC_TIME
	default y

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
choice
	prompt "Kernel Tick Source"
	depends on GENERIC_CLOCKEVENTS
	default TICKSOURCE_CORETMR

config TICKSOURCE_GPTMR0
	bool "Gptimer0 (SCLK domain)"
	select BFIN_GPTIMERS
	depends on !IPIPE

config TICKSOURCE_CORETMR
	bool "Core timer (CCLK domain)"

endchoice

628
config CYCLES_CLOCKSOURCE
629
	bool "Use 'CYCLES' as a clocksource"
630 631
	depends on GENERIC_CLOCKEVENTS
	depends on !BFIN_SCRATCH_REG_CYCLES
632
	depends on !SMP
633 634 635 636 637 638 639
	help
	  If you say Y here, you will enable support for using the 'cycles'
	  registers as a clock source.  Doing so means you will be unable to
	  safely write to the 'cycles' register during runtime.  You will
	  still be able to read it (such as for performance monitoring), but
	  writing the registers will most likely crash the kernel.

640 641 642 643 644
config GPTMR0_CLOCKSOURCE
	bool "Use GPTimer0 as a clocksource (higher rating)"
	depends on GENERIC_CLOCKEVENTS
	depends on !TICKSOURCE_GPTMR0

645 646
source kernel/time/Kconfig

647
comment "Misc"
648

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
choice
	prompt "Blackfin Exception Scratch Register"
	default BFIN_SCRATCH_REG_RETN
	help
	  Select the resource to reserve for the Exception handler:
	    - RETN: Non-Maskable Interrupt (NMI)
	    - RETE: Exception Return (JTAG/ICE)
	    - CYCLES: Performance counter

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETN
	bool "RETN"
	help
	  Use the RETN register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use NMI on the Blackfin while running Linux, but
	  you can debug the system with a JTAG ICE and use the
	  CYCLES performance registers.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETE
	bool "RETE"
	help
	  Use the RETE register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use a JTAG ICE while debugging a Blackfin board,
	  but you can safely use the CYCLES performance registers
	  and the NMI.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_CYCLES
	bool "CYCLES"
	help
	  Use the CYCLES register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use the CYCLES performance registers on a Blackfin
	  board at anytime, but you can debug the system with a JTAG
	  ICE and use the NMI.

	  If you are unsure, please select "RETN".

endchoice

B
Bryan Wu 已提交
695 696 697 698
endmenu


menu "Blackfin Kernel Optimizations"
699
	depends on !SMP
B
Bryan Wu 已提交
700 701 702 703 704 705 706

comment "Memory Optimizations"

config I_ENTRY_L1
	bool "Locate interrupt entry code in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
707 708
	  If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
709 710

config EXCPT_IRQ_SYSC_L1
M
Matt LaPlante 已提交
711
	bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
B
Bryan Wu 已提交
712 713
	default y
	help
M
Matt LaPlante 已提交
714
	  If enabled, the entire ASM lowlevel exception and interrupt entry code
715
	  (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
M
Matt LaPlante 已提交
716
	  (less latency)
B
Bryan Wu 已提交
717 718 719 720 721

config DO_IRQ_L1
	bool "Locate frequently called do_irq dispatcher function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
722 723
	  If enabled, the frequently called do_irq dispatcher function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
724 725 726 727 728

config CORE_TIMER_IRQ_L1
	bool "Locate frequently called timer_interrupt() function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
729 730
	  If enabled, the frequently called timer_interrupt() function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
731 732 733 734 735

config IDLE_L1
	bool "Locate frequently idle function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
736 737
	  If enabled, the frequently called idle function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
738 739 740 741 742

config SCHEDULE_L1
	bool "Locate kernel schedule function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
743 744
	  If enabled, the frequently called kernel schedule is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
745 746 747 748 749

config ARITHMETIC_OPS_L1
	bool "Locate kernel owned arithmetic functions in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
750 751
	  If enabled, arithmetic functions are linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
752 753 754 755 756

config ACCESS_OK_L1
	bool "Locate access_ok function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
757 758
	  If enabled, the access_ok function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
759 760 761 762 763

config MEMSET_L1
	bool "Locate memset function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
764 765
	  If enabled, the memset function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
766 767 768 769 770

config MEMCPY_L1
	bool "Locate memcpy function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
771 772
	  If enabled, the memcpy function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
773 774 775 776 777

config SYS_BFIN_SPINLOCK_L1
	bool "Locate sys_bfin_spinlock function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
778 779
	  If enabled, sys_bfin_spinlock function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
780 781 782 783 784

config IP_CHECKSUM_L1
	bool "Locate IP Checksum function in L1 Memory"
	default n
	help
M
Matt LaPlante 已提交
785 786
	  If enabled, the IP Checksum function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
787 788 789

config CACHELINE_ALIGNED_L1
	bool "Locate cacheline_aligned data to L1 Data Memory"
790 791
	default y if !BF54x
	default n if BF54x
B
Bryan Wu 已提交
792 793
	depends on !BF531
	help
794
	  If enabled, cacheline_aligned data is linked
M
Matt LaPlante 已提交
795
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
796 797 798 799 800 801

config SYSCALL_TAB_L1
	bool "Locate Syscall Table L1 Data Memory"
	default n
	depends on !BF531
	help
M
Matt LaPlante 已提交
802 803
	  If enabled, the Syscall LUT is linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
804 805 806 807 808 809

config CPLB_SWITCH_TAB_L1
	bool "Locate CPLB Switch Tables L1 Data Memory"
	default n
	depends on !BF531
	help
M
Matt LaPlante 已提交
810 811
	  If enabled, the CPLB Switch Tables are linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
812

813 814 815 816 817 818 819 820 821
config APP_STACK_L1
	bool "Support locating application stack in L1 Scratch Memory"
	default y
	help
	  If enabled the application stack can be located in L1
	  scratch memory (less latency).

	  Currently only works with FLAT binaries.

822 823 824
config EXCEPTION_L1_SCRATCH
	bool "Locate exception stack in L1 Scratch Memory"
	default n
825
	depends on !APP_STACK_L1
826 827 828 829 830 831 832
	help
	  Whenever an exception occurs, use the L1 Scratch memory for
	  stack storage.  You cannot place the stacks of FLAT binaries
	  in L1 when using this option.

	  If you don't use L1 Scratch, then you should say Y here.

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
comment "Speed Optimizations"
config BFIN_INS_LOWOVERHEAD
	bool "ins[bwl] low overhead, higher interrupt latency"
	default y
	help
	  Reads on the Blackfin are speculative. In Blackfin terms, this means
	  they can be interrupted at any time (even after they have been issued
	  on to the external bus), and re-issued after the interrupt occurs.
	  For memory - this is not a big deal, since memory does not change if
	  it sees a read.

	  If a FIFO is sitting on the end of the read, it will see two reads,
	  when the core only sees one since the FIFO receives both the read
	  which is cancelled (and not delivered to the core) and the one which
	  is re-issued (which is delivered to the core).

	  To solve this, interrupts are turned off before reads occur to
	  I/O space. This option controls which the overhead/latency of
	  controlling interrupts during this time
	   "n" turns interrupts off every read
		(higher overhead, but lower interrupt latency)
	   "y" turns interrupts off every loop
		(low overhead, but longer interrupt latency)

	  default behavior is to leave this set to on (type "Y"). If you are experiencing
	  interrupt latency issues, it is safe and OK to turn this off.

B
Bryan Wu 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
endmenu

choice
	prompt "Kernel executes from"
	help
	  Choose the memory type that the kernel will be running in.

config RAMKERNEL
	bool "RAM"
	help
	  The kernel will be resident in RAM when running.

config ROMKERNEL
	bool "ROM"
	help
	  The kernel will be resident in FLASH/ROM when running.

endchoice

source "mm/Kconfig"

881 882 883 884 885 886 887 888 889 890
config BFIN_GPTIMERS
	tristate "Enable Blackfin General Purpose Timers API"
	default n
	help
	  Enable support for the General Purpose Timers API.  If you
	  are unsure, say N.

	  To compile this driver as a module, choose M here: the module
	  will be called gptimers.ko.

B
Bryan Wu 已提交
891
choice
892
	prompt "Uncached DMA region"
B
Bryan Wu 已提交
893
	default DMA_UNCACHED_1M
894 895
config DMA_UNCACHED_4M
	bool "Enable 4M DMA region"
B
Bryan Wu 已提交
896 897 898 899 900 901 902 903 904 905
config DMA_UNCACHED_2M
	bool "Enable 2M DMA region"
config DMA_UNCACHED_1M
	bool "Enable 1M DMA region"
config DMA_UNCACHED_NONE
	bool "Disable DMA region"
endchoice


comment "Cache Support"
906
config BFIN_ICACHE
B
Bryan Wu 已提交
907
	bool "Enable ICACHE"
908
config BFIN_DCACHE
B
Bryan Wu 已提交
909
	bool "Enable DCACHE"
910
config BFIN_DCACHE_BANKA
B
Bryan Wu 已提交
911
	bool "Enable only 16k BankA DCACHE - BankB is SRAM"
912
	depends on BFIN_DCACHE && !BF531
B
Bryan Wu 已提交
913
	default n
914 915
config BFIN_ICACHE_LOCK
	bool "Enable Instruction Cache Locking"
B
Bryan Wu 已提交
916 917

choice
918
	prompt "External memory cache policy"
919
	depends on BFIN_DCACHE
920 921
	default BFIN_WB if !SMP
	default BFIN_WT if SMP
922
config BFIN_WB
B
Bryan Wu 已提交
923
	bool "Write back"
924
	depends on !SMP
B
Bryan Wu 已提交
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

940
config BFIN_WT
B
Bryan Wu 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	bool "Write through"
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

endchoice

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
choice
	prompt "L2 SRAM cache policy"
	depends on (BF54x || BF561)
	default BFIN_L2_WT
config BFIN_L2_WB
	bool "Write back"
	depends on !SMP

config BFIN_L2_WT
	bool "Write through"
	depends on !SMP

config BFIN_L2_NOT_CACHED
	bool "Not cached"

endchoice
975

976 977 978 979 980 981 982 983
config MPU
	bool "Enable the memory protection unit (EXPERIMENTAL)"
	default n
	help
	  Use the processor's MPU to protect applications from accessing
	  memory they do not own.  This comes at a performance penalty
	  and is recommended only for debugging.

984
comment "Asynchronous Memory Configuration"
B
Bryan Wu 已提交
985

986
menu "EBIU_AMGCTL Global Control"
B
Bryan Wu 已提交
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
config C_AMCKEN
	bool "Enable CLKOUT"
	default y

config C_CDPRIO
	bool "DMA has priority over core for ext. accesses"
	default n

config C_B0PEN
	depends on BF561
	bool "Bank 0 16 bit packing enable"
	default y

config C_B1PEN
	depends on BF561
	bool "Bank 1 16 bit packing enable"
	default y

config C_B2PEN
	depends on BF561
	bool "Bank 2 16 bit packing enable"
	default y

config C_B3PEN
	depends on BF561
	bool "Bank 3 16 bit packing enable"
	default n

choice
1016
	prompt "Enable Asynchronous Memory Banks"
B
Bryan Wu 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	default C_AMBEN_ALL

config C_AMBEN
	bool "Disable All Banks"

config C_AMBEN_B0
	bool "Enable Bank 0"

config C_AMBEN_B0_B1
	bool "Enable Bank 0 & 1"

config C_AMBEN_B0_B1_B2
	bool "Enable Bank 0 & 1 & 2"

config C_AMBEN_ALL
	bool "Enable All Banks"
endchoice
endmenu

menu "EBIU_AMBCTL Control"
config BANK_0
1038
	hex "Bank 0 (AMBCTL0.L)"
B
Bryan Wu 已提交
1039
	default 0x7BB0
1040 1041 1042
	help
	  These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 0 settings.
B
Bryan Wu 已提交
1043 1044

config BANK_1
1045
	hex "Bank 1 (AMBCTL0.H)"
B
Bryan Wu 已提交
1046
	default 0x7BB0
1047
	default 0x5558 if BF54x
1048 1049 1050
	help
	  These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 1 settings.
B
Bryan Wu 已提交
1051 1052

config BANK_2
1053
	hex "Bank 2 (AMBCTL1.L)"
B
Bryan Wu 已提交
1054
	default 0x7BB0
1055 1056 1057
	help
	  These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 2 settings.
B
Bryan Wu 已提交
1058 1059

config BANK_3
1060
	hex "Bank 3 (AMBCTL1.H)"
B
Bryan Wu 已提交
1061
	default 0x99B3
1062 1063 1064 1065
	help
	  These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 3 settings.

B
Bryan Wu 已提交
1066 1067
endmenu

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
config EBIU_MBSCTLVAL
	hex "EBIU Bank Select Control Register"
	depends on BF54x
	default 0

config EBIU_MODEVAL
	hex "Flash Memory Mode Control Register"
	depends on BF54x
	default 1

config EBIU_FCTLVAL
	hex "Flash Memory Bank Control Register"
	depends on BF54x
	default 6
B
Bryan Wu 已提交
1082 1083 1084 1085 1086 1087 1088
endmenu

#############################################################################
menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"

config PCI
	bool "PCI support"
1089
	depends on BROKEN
B
Bryan Wu 已提交
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	help
	  Support for PCI bus.

source "drivers/pci/Kconfig"

config HOTPLUG
	bool "Support for hot-pluggable device"
	  help
	  Say Y here if you want to plug devices into your computer while
	  the system is running, and be able to use them quickly.  In many
	  cases, the devices can likewise be unplugged at any time too.

	  One well known example of this is PCMCIA- or PC-cards, credit-card
	  size devices such as network cards, modems or hard drives which are
	  plugged into slots found on all modern laptop computers.  Another
	  example, used on modern desktops as well as laptops, is USB.

1107 1108
	  Enable HOTPLUG and build a modular kernel.  Get agent software
	  (from <http://linux-hotplug.sourceforge.net/>) and install it.
B
Bryan Wu 已提交
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
	  Then your kernel will automatically call out to a user mode "policy
	  agent" (/sbin/hotplug) to load modules and set up software needed
	  to use devices as you hotplug them.

source "drivers/pcmcia/Kconfig"

source "drivers/pci/hotplug/Kconfig"

endmenu

menu "Executable file formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"
source "kernel/power/Kconfig"

J
Johannes Berg 已提交
1128 1129 1130 1131
config ARCH_SUSPEND_POSSIBLE
	def_bool y
	depends on !SMP

B
Bryan Wu 已提交
1132
choice
1133
	prompt "Standby Power Saving Mode"
B
Bryan Wu 已提交
1134
	depends on PM
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	default PM_BFIN_SLEEP_DEEPER
config  PM_BFIN_SLEEP_DEEPER
	bool "Sleep Deeper"
	help
	  Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
	  power dissipation by disabling the clock to the processor core (CCLK).
	  Furthermore, Standby sets the internal power supply voltage (VDDINT)
	  to 0.85 V to provide the greatest power savings, while preserving the
	  processor state.
	  The PLL and system clock (SCLK) continue to operate at a very low
	  frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
	  the SDRAM is put into Self Refresh Mode. Typically an external event
	  such as GPIO interrupt or RTC activity wakes up the processor.
	  Various Peripherals such as UART, SPORT, PPI may not function as
	  normal during Sleep Deeper, due to the reduced SCLK frequency.
	  When in the sleep mode, system DMA access to L1 memory is not supported.

1152 1153
	  If unsure, select "Sleep Deeper".

1154 1155 1156 1157 1158 1159 1160
config  PM_BFIN_SLEEP
	bool "Sleep"
	help
	  Sleep Mode (High Power Savings) - The sleep mode reduces power
	  dissipation by disabling the clock to the processor core (CCLK).
	  The PLL and system clock (SCLK), however, continue to operate in
	  this mode. Typically an external event or RTC activity will wake
1161 1162 1163 1164
	  up the processor. When in the sleep mode, system DMA access to L1
	  memory is not supported.

	  If unsure, select "Sleep Deeper".
1165
endchoice
B
Bryan Wu 已提交
1166 1167

config PM_WAKEUP_BY_GPIO
1168
	bool "Allow Wakeup from Standby by GPIO"
1169
	depends on PM && !BF54x
B
Bryan Wu 已提交
1170 1171

config PM_WAKEUP_GPIO_NUMBER
1172
	int "GPIO number"
B
Bryan Wu 已提交
1173 1174
	range 0 47
	depends on PM_WAKEUP_BY_GPIO
1175
	default 2
B
Bryan Wu 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192

choice
	prompt "GPIO Polarity"
	depends on PM_WAKEUP_BY_GPIO
	default PM_WAKEUP_GPIO_POLAR_H
config  PM_WAKEUP_GPIO_POLAR_H
	bool "Active High"
config  PM_WAKEUP_GPIO_POLAR_L
	bool "Active Low"
config  PM_WAKEUP_GPIO_POLAR_EDGE_F
	bool "Falling EDGE"
config  PM_WAKEUP_GPIO_POLAR_EDGE_R
	bool "Rising EDGE"
config  PM_WAKEUP_GPIO_POLAR_EDGE_B
	bool "Both EDGE"
endchoice

1193 1194 1195 1196 1197
comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
	depends on PM

config PM_BFIN_WAKE_PH6
	bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1198
	depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	default n
	help
	  Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)

config PM_BFIN_WAKE_GP
	bool "Allow Wake-Up from GPIOs"
	depends on PM && BF54x
	default n
	help
	  Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1209 1210 1211 1212 1213 1214
	  (all processors, except ADSP-BF549). This option sets
	  the general-purpose wake-up enable (GPWE) control bit to enable
	  wake-up upon detection of an active low signal on the /GPW (PH7) pin.
	  On ADSP-BF549 this option enables the the same functionality on the
	  /MRXON pin also PH7.

B
Bryan Wu 已提交
1215 1216 1217 1218 1219 1220
endmenu

menu "CPU Frequency scaling"

source "drivers/cpufreq/Kconfig"

1221 1222 1223 1224 1225 1226
config BFIN_CPU_FREQ
	bool
	depends on CPU_FREQ
	select CPU_FREQ_TABLE
	default y

1227 1228
config CPU_VOLTAGE
	bool "CPU Voltage scaling"
1229
	depends on EXPERIMENTAL
1230 1231 1232 1233 1234
	depends on CPU_FREQ
	default n
	help
	  Say Y here if you want CPU voltage scaling according to the CPU frequency.
	  This option violates the PLL BYPASS recommendation in the Blackfin Processor
1235
	  manuals. There is a theoretical risk that during VDDINT transitions
1236 1237
	  the PLL may unlock.

B
Bryan Wu 已提交
1238 1239 1240 1241 1242 1243 1244 1245
endmenu

source "net/Kconfig"

source "drivers/Kconfig"

source "fs/Kconfig"

1246
source "arch/blackfin/Kconfig.debug"
B
Bryan Wu 已提交
1247 1248 1249 1250 1251 1252

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"