nouveau_state.c 34.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2005 Stephane Marchesin
 * Copyright 2008 Stuart Bennett
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#include <linux/swab.h>
27
#include <linux/slab.h>
28 29 30 31 32
#include "drmP.h"
#include "drm.h"
#include "drm_sarea.h"
#include "drm_crtc_helper.h"
#include <linux/vgaarb.h>
33
#include <linux/vga_switcheroo.h>
34 35 36

#include "nouveau_drv.h"
#include "nouveau_drm.h"
37
#include "nouveau_fbcon.h"
38
#include "nouveau_ramht.h"
39
#include "nouveau_pm.h"
40 41 42
#include "nv50_display.h"

static void nouveau_stub_takedown(struct drm_device *dev) {}
B
Ben Skeggs 已提交
43
static int nouveau_stub_init(struct drm_device *dev) { return 0; }
44 45 46 47 48 49 50 51 52 53 54 55

static int nouveau_init_engine_ptrs(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_engine *engine = &dev_priv->engine;

	switch (dev_priv->chipset & 0xf0) {
	case 0x00:
		engine->instmem.init		= nv04_instmem_init;
		engine->instmem.takedown	= nv04_instmem_takedown;
		engine->instmem.suspend		= nv04_instmem_suspend;
		engine->instmem.resume		= nv04_instmem_resume;
56 57 58 59
		engine->instmem.get		= nv04_instmem_get;
		engine->instmem.put		= nv04_instmem_put;
		engine->instmem.map		= nv04_instmem_map;
		engine->instmem.unmap		= nv04_instmem_unmap;
60
		engine->instmem.flush		= nv04_instmem_flush;
61 62 63 64 65 66 67
		engine->mc.init			= nv04_mc_init;
		engine->mc.takedown		= nv04_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
		engine->fb.init			= nv04_fb_init;
		engine->fb.takedown		= nv04_fb_takedown;
68 69 70 71
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.channel		= nvc0_graph_channel;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
72 73
		engine->fifo.channels		= 16;
		engine->fifo.init		= nv04_fifo_init;
74
		engine->fifo.takedown		= nv04_fifo_fini;
75 76 77
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
78
		engine->fifo.cache_pull		= nv04_fifo_cache_pull;
79 80 81 82 83
		engine->fifo.channel_id		= nv04_fifo_channel_id;
		engine->fifo.create_context	= nv04_fifo_create_context;
		engine->fifo.destroy_context	= nv04_fifo_destroy_context;
		engine->fifo.load_context	= nv04_fifo_load_context;
		engine->fifo.unload_context	= nv04_fifo_unload_context;
84 85 86 87 88
		engine->display.early_init	= nv04_display_early_init;
		engine->display.late_takedown	= nv04_display_late_takedown;
		engine->display.create		= nv04_display_create;
		engine->display.init		= nv04_display_init;
		engine->display.destroy		= nv04_display_destroy;
B
Ben Skeggs 已提交
89 90 91 92 93
		engine->gpio.init		= nouveau_stub_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= NULL;
		engine->gpio.set		= NULL;
		engine->gpio.irq_enable		= NULL;
94 95 96
		engine->pm.clock_get		= nv04_pm_clock_get;
		engine->pm.clock_pre		= nv04_pm_clock_pre;
		engine->pm.clock_set		= nv04_pm_clock_set;
97 98
		engine->vram.init		= nouveau_mem_detect;
		engine->vram.flags_valid	= nouveau_mem_flags_valid;
99 100 101 102 103 104
		break;
	case 0x10:
		engine->instmem.init		= nv04_instmem_init;
		engine->instmem.takedown	= nv04_instmem_takedown;
		engine->instmem.suspend		= nv04_instmem_suspend;
		engine->instmem.resume		= nv04_instmem_resume;
105 106 107 108
		engine->instmem.get		= nv04_instmem_get;
		engine->instmem.put		= nv04_instmem_put;
		engine->instmem.map		= nv04_instmem_map;
		engine->instmem.unmap		= nv04_instmem_unmap;
109
		engine->instmem.flush		= nv04_instmem_flush;
110 111 112 113 114 115 116
		engine->mc.init			= nv04_mc_init;
		engine->mc.takedown		= nv04_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
		engine->fb.init			= nv10_fb_init;
		engine->fb.takedown		= nv10_fb_takedown;
117 118 119
		engine->fb.init_tile_region	= nv10_fb_init_tile_region;
		engine->fb.set_tile_region	= nv10_fb_set_tile_region;
		engine->fb.free_tile_region	= nv10_fb_free_tile_region;
120 121 122 123
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.channel		= nvc0_graph_channel;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
124 125
		engine->fifo.channels		= 32;
		engine->fifo.init		= nv10_fifo_init;
126
		engine->fifo.takedown		= nv04_fifo_fini;
127 128 129
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
130
		engine->fifo.cache_pull		= nv04_fifo_cache_pull;
131 132
		engine->fifo.channel_id		= nv10_fifo_channel_id;
		engine->fifo.create_context	= nv10_fifo_create_context;
133
		engine->fifo.destroy_context	= nv04_fifo_destroy_context;
134 135
		engine->fifo.load_context	= nv10_fifo_load_context;
		engine->fifo.unload_context	= nv10_fifo_unload_context;
136 137 138 139 140
		engine->display.early_init	= nv04_display_early_init;
		engine->display.late_takedown	= nv04_display_late_takedown;
		engine->display.create		= nv04_display_create;
		engine->display.init		= nv04_display_init;
		engine->display.destroy		= nv04_display_destroy;
B
Ben Skeggs 已提交
141 142 143 144 145
		engine->gpio.init		= nouveau_stub_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= nv10_gpio_get;
		engine->gpio.set		= nv10_gpio_set;
		engine->gpio.irq_enable		= NULL;
146 147 148
		engine->pm.clock_get		= nv04_pm_clock_get;
		engine->pm.clock_pre		= nv04_pm_clock_pre;
		engine->pm.clock_set		= nv04_pm_clock_set;
149 150
		engine->vram.init		= nouveau_mem_detect;
		engine->vram.flags_valid	= nouveau_mem_flags_valid;
151 152 153 154 155 156
		break;
	case 0x20:
		engine->instmem.init		= nv04_instmem_init;
		engine->instmem.takedown	= nv04_instmem_takedown;
		engine->instmem.suspend		= nv04_instmem_suspend;
		engine->instmem.resume		= nv04_instmem_resume;
157 158 159 160
		engine->instmem.get		= nv04_instmem_get;
		engine->instmem.put		= nv04_instmem_put;
		engine->instmem.map		= nv04_instmem_map;
		engine->instmem.unmap		= nv04_instmem_unmap;
161
		engine->instmem.flush		= nv04_instmem_flush;
162 163 164 165 166 167 168
		engine->mc.init			= nv04_mc_init;
		engine->mc.takedown		= nv04_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
		engine->fb.init			= nv10_fb_init;
		engine->fb.takedown		= nv10_fb_takedown;
169 170 171
		engine->fb.init_tile_region	= nv10_fb_init_tile_region;
		engine->fb.set_tile_region	= nv10_fb_set_tile_region;
		engine->fb.free_tile_region	= nv10_fb_free_tile_region;
172 173 174 175
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.channel		= nvc0_graph_channel;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
176 177
		engine->fifo.channels		= 32;
		engine->fifo.init		= nv10_fifo_init;
178
		engine->fifo.takedown		= nv04_fifo_fini;
179 180 181
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
182
		engine->fifo.cache_pull		= nv04_fifo_cache_pull;
183 184
		engine->fifo.channel_id		= nv10_fifo_channel_id;
		engine->fifo.create_context	= nv10_fifo_create_context;
185
		engine->fifo.destroy_context	= nv04_fifo_destroy_context;
186 187
		engine->fifo.load_context	= nv10_fifo_load_context;
		engine->fifo.unload_context	= nv10_fifo_unload_context;
188 189 190 191 192
		engine->display.early_init	= nv04_display_early_init;
		engine->display.late_takedown	= nv04_display_late_takedown;
		engine->display.create		= nv04_display_create;
		engine->display.init		= nv04_display_init;
		engine->display.destroy		= nv04_display_destroy;
B
Ben Skeggs 已提交
193 194 195 196 197
		engine->gpio.init		= nouveau_stub_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= nv10_gpio_get;
		engine->gpio.set		= nv10_gpio_set;
		engine->gpio.irq_enable		= NULL;
198 199 200
		engine->pm.clock_get		= nv04_pm_clock_get;
		engine->pm.clock_pre		= nv04_pm_clock_pre;
		engine->pm.clock_set		= nv04_pm_clock_set;
201 202
		engine->vram.init		= nouveau_mem_detect;
		engine->vram.flags_valid	= nouveau_mem_flags_valid;
203 204 205 206 207 208
		break;
	case 0x30:
		engine->instmem.init		= nv04_instmem_init;
		engine->instmem.takedown	= nv04_instmem_takedown;
		engine->instmem.suspend		= nv04_instmem_suspend;
		engine->instmem.resume		= nv04_instmem_resume;
209 210 211 212
		engine->instmem.get		= nv04_instmem_get;
		engine->instmem.put		= nv04_instmem_put;
		engine->instmem.map		= nv04_instmem_map;
		engine->instmem.unmap		= nv04_instmem_unmap;
213
		engine->instmem.flush		= nv04_instmem_flush;
214 215 216 217 218
		engine->mc.init			= nv04_mc_init;
		engine->mc.takedown		= nv04_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
219 220
		engine->fb.init			= nv30_fb_init;
		engine->fb.takedown		= nv30_fb_takedown;
221 222 223
		engine->fb.init_tile_region	= nv30_fb_init_tile_region;
		engine->fb.set_tile_region	= nv10_fb_set_tile_region;
		engine->fb.free_tile_region	= nv30_fb_free_tile_region;
224 225 226 227
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.channel		= nvc0_graph_channel;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
228 229
		engine->fifo.channels		= 32;
		engine->fifo.init		= nv10_fifo_init;
230
		engine->fifo.takedown		= nv04_fifo_fini;
231 232 233
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
234
		engine->fifo.cache_pull		= nv04_fifo_cache_pull;
235 236
		engine->fifo.channel_id		= nv10_fifo_channel_id;
		engine->fifo.create_context	= nv10_fifo_create_context;
237
		engine->fifo.destroy_context	= nv04_fifo_destroy_context;
238 239
		engine->fifo.load_context	= nv10_fifo_load_context;
		engine->fifo.unload_context	= nv10_fifo_unload_context;
240 241 242 243 244
		engine->display.early_init	= nv04_display_early_init;
		engine->display.late_takedown	= nv04_display_late_takedown;
		engine->display.create		= nv04_display_create;
		engine->display.init		= nv04_display_init;
		engine->display.destroy		= nv04_display_destroy;
B
Ben Skeggs 已提交
245 246 247 248 249
		engine->gpio.init		= nouveau_stub_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= nv10_gpio_get;
		engine->gpio.set		= nv10_gpio_set;
		engine->gpio.irq_enable		= NULL;
250 251 252 253 254
		engine->pm.clock_get		= nv04_pm_clock_get;
		engine->pm.clock_pre		= nv04_pm_clock_pre;
		engine->pm.clock_set		= nv04_pm_clock_set;
		engine->pm.voltage_get		= nouveau_voltage_gpio_get;
		engine->pm.voltage_set		= nouveau_voltage_gpio_set;
255 256
		engine->vram.init		= nouveau_mem_detect;
		engine->vram.flags_valid	= nouveau_mem_flags_valid;
257 258 259 260 261 262 263
		break;
	case 0x40:
	case 0x60:
		engine->instmem.init		= nv04_instmem_init;
		engine->instmem.takedown	= nv04_instmem_takedown;
		engine->instmem.suspend		= nv04_instmem_suspend;
		engine->instmem.resume		= nv04_instmem_resume;
264 265 266 267
		engine->instmem.get		= nv04_instmem_get;
		engine->instmem.put		= nv04_instmem_put;
		engine->instmem.map		= nv04_instmem_map;
		engine->instmem.unmap		= nv04_instmem_unmap;
268
		engine->instmem.flush		= nv04_instmem_flush;
269 270 271 272 273 274 275
		engine->mc.init			= nv40_mc_init;
		engine->mc.takedown		= nv40_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
		engine->fb.init			= nv40_fb_init;
		engine->fb.takedown		= nv40_fb_takedown;
276 277 278
		engine->fb.init_tile_region	= nv30_fb_init_tile_region;
		engine->fb.set_tile_region	= nv40_fb_set_tile_region;
		engine->fb.free_tile_region	= nv30_fb_free_tile_region;
279 280 281 282
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
		engine->graph.channel		= nvc0_graph_channel;
283 284
		engine->fifo.channels		= 32;
		engine->fifo.init		= nv40_fifo_init;
285
		engine->fifo.takedown		= nv04_fifo_fini;
286 287 288
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
289
		engine->fifo.cache_pull		= nv04_fifo_cache_pull;
290 291
		engine->fifo.channel_id		= nv10_fifo_channel_id;
		engine->fifo.create_context	= nv40_fifo_create_context;
292
		engine->fifo.destroy_context	= nv04_fifo_destroy_context;
293 294
		engine->fifo.load_context	= nv40_fifo_load_context;
		engine->fifo.unload_context	= nv40_fifo_unload_context;
295 296 297 298 299
		engine->display.early_init	= nv04_display_early_init;
		engine->display.late_takedown	= nv04_display_late_takedown;
		engine->display.create		= nv04_display_create;
		engine->display.init		= nv04_display_init;
		engine->display.destroy		= nv04_display_destroy;
B
Ben Skeggs 已提交
300 301 302 303 304
		engine->gpio.init		= nouveau_stub_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= nv10_gpio_get;
		engine->gpio.set		= nv10_gpio_set;
		engine->gpio.irq_enable		= NULL;
305 306 307 308 309
		engine->pm.clock_get		= nv04_pm_clock_get;
		engine->pm.clock_pre		= nv04_pm_clock_pre;
		engine->pm.clock_set		= nv04_pm_clock_set;
		engine->pm.voltage_get		= nouveau_voltage_gpio_get;
		engine->pm.voltage_set		= nouveau_voltage_gpio_set;
310
		engine->pm.temp_get		= nv40_temp_get;
311 312
		engine->vram.init		= nouveau_mem_detect;
		engine->vram.flags_valid	= nouveau_mem_flags_valid;
313 314 315 316 317 318 319 320 321
		break;
	case 0x50:
	case 0x80: /* gotta love NVIDIA's consistency.. */
	case 0x90:
	case 0xA0:
		engine->instmem.init		= nv50_instmem_init;
		engine->instmem.takedown	= nv50_instmem_takedown;
		engine->instmem.suspend		= nv50_instmem_suspend;
		engine->instmem.resume		= nv50_instmem_resume;
322 323 324 325
		engine->instmem.get		= nv50_instmem_get;
		engine->instmem.put		= nv50_instmem_put;
		engine->instmem.map		= nv50_instmem_map;
		engine->instmem.unmap		= nv50_instmem_unmap;
326 327 328 329
		if (dev_priv->chipset == 0x50)
			engine->instmem.flush	= nv50_instmem_flush;
		else
			engine->instmem.flush	= nv84_instmem_flush;
330 331 332 333 334
		engine->mc.init			= nv50_mc_init;
		engine->mc.takedown		= nv50_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
335 336
		engine->fb.init			= nv50_fb_init;
		engine->fb.takedown		= nv50_fb_takedown;
337 338 339 340
		engine->graph.init		= nouveau_stub_init;
		engine->graph.takedown		= nouveau_stub_takedown;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
		engine->graph.channel		= nvc0_graph_channel;
341 342 343 344 345 346 347 348 349 350 351
		engine->fifo.channels		= 128;
		engine->fifo.init		= nv50_fifo_init;
		engine->fifo.takedown		= nv50_fifo_takedown;
		engine->fifo.disable		= nv04_fifo_disable;
		engine->fifo.enable		= nv04_fifo_enable;
		engine->fifo.reassign		= nv04_fifo_reassign;
		engine->fifo.channel_id		= nv50_fifo_channel_id;
		engine->fifo.create_context	= nv50_fifo_create_context;
		engine->fifo.destroy_context	= nv50_fifo_destroy_context;
		engine->fifo.load_context	= nv50_fifo_load_context;
		engine->fifo.unload_context	= nv50_fifo_unload_context;
352
		engine->fifo.tlb_flush		= nv50_fifo_tlb_flush;
353 354 355 356 357
		engine->display.early_init	= nv50_display_early_init;
		engine->display.late_takedown	= nv50_display_late_takedown;
		engine->display.create		= nv50_display_create;
		engine->display.init		= nv50_display_init;
		engine->display.destroy		= nv50_display_destroy;
B
Ben Skeggs 已提交
358
		engine->gpio.init		= nv50_gpio_init;
359
		engine->gpio.takedown		= nv50_gpio_fini;
B
Ben Skeggs 已提交
360 361
		engine->gpio.get		= nv50_gpio_get;
		engine->gpio.set		= nv50_gpio_set;
362 363
		engine->gpio.irq_register	= nv50_gpio_irq_register;
		engine->gpio.irq_unregister	= nv50_gpio_irq_unregister;
B
Ben Skeggs 已提交
364
		engine->gpio.irq_enable		= nv50_gpio_irq_enable;
365
		switch (dev_priv->chipset) {
366 367 368 369 370 371 372
		case 0x84:
		case 0x86:
		case 0x92:
		case 0x94:
		case 0x96:
		case 0x98:
		case 0xa0:
373 374
		case 0xaa:
		case 0xac:
375
		case 0x50:
376 377 378 379
			engine->pm.clock_get	= nv50_pm_clock_get;
			engine->pm.clock_pre	= nv50_pm_clock_pre;
			engine->pm.clock_set	= nv50_pm_clock_set;
			break;
380 381 382 383 384
		default:
			engine->pm.clock_get	= nva3_pm_clock_get;
			engine->pm.clock_pre	= nva3_pm_clock_pre;
			engine->pm.clock_set	= nva3_pm_clock_set;
			break;
385
		}
386 387
		engine->pm.voltage_get		= nouveau_voltage_gpio_get;
		engine->pm.voltage_set		= nouveau_voltage_gpio_set;
388 389 390 391
		if (dev_priv->chipset >= 0x84)
			engine->pm.temp_get	= nv84_temp_get;
		else
			engine->pm.temp_get	= nv40_temp_get;
392 393 394 395
		engine->vram.init		= nv50_vram_init;
		engine->vram.get		= nv50_vram_new;
		engine->vram.put		= nv50_vram_del;
		engine->vram.flags_valid	= nv50_vram_flags_valid;
396
		break;
397 398 399 400 401
	case 0xC0:
		engine->instmem.init		= nvc0_instmem_init;
		engine->instmem.takedown	= nvc0_instmem_takedown;
		engine->instmem.suspend		= nvc0_instmem_suspend;
		engine->instmem.resume		= nvc0_instmem_resume;
402 403 404 405 406
		engine->instmem.get		= nv50_instmem_get;
		engine->instmem.put		= nv50_instmem_put;
		engine->instmem.map		= nv50_instmem_map;
		engine->instmem.unmap		= nv50_instmem_unmap;
		engine->instmem.flush		= nv84_instmem_flush;
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
		engine->mc.init			= nv50_mc_init;
		engine->mc.takedown		= nv50_mc_takedown;
		engine->timer.init		= nv04_timer_init;
		engine->timer.read		= nv04_timer_read;
		engine->timer.takedown		= nv04_timer_takedown;
		engine->fb.init			= nvc0_fb_init;
		engine->fb.takedown		= nvc0_fb_takedown;
		engine->graph.fifo_access	= nvc0_graph_fifo_access;
		engine->graph.channel		= nvc0_graph_channel;
		engine->fifo.channels		= 128;
		engine->fifo.init		= nvc0_fifo_init;
		engine->fifo.takedown		= nvc0_fifo_takedown;
		engine->fifo.disable		= nvc0_fifo_disable;
		engine->fifo.enable		= nvc0_fifo_enable;
		engine->fifo.reassign		= nvc0_fifo_reassign;
		engine->fifo.channel_id		= nvc0_fifo_channel_id;
		engine->fifo.create_context	= nvc0_fifo_create_context;
		engine->fifo.destroy_context	= nvc0_fifo_destroy_context;
		engine->fifo.load_context	= nvc0_fifo_load_context;
		engine->fifo.unload_context	= nvc0_fifo_unload_context;
		engine->display.early_init	= nv50_display_early_init;
		engine->display.late_takedown	= nv50_display_late_takedown;
		engine->display.create		= nv50_display_create;
		engine->display.init		= nv50_display_init;
		engine->display.destroy		= nv50_display_destroy;
		engine->gpio.init		= nv50_gpio_init;
		engine->gpio.takedown		= nouveau_stub_takedown;
		engine->gpio.get		= nv50_gpio_get;
		engine->gpio.set		= nv50_gpio_set;
436 437
		engine->gpio.irq_register	= nv50_gpio_irq_register;
		engine->gpio.irq_unregister	= nv50_gpio_irq_unregister;
438
		engine->gpio.irq_enable		= nv50_gpio_irq_enable;
439 440 441 442
		engine->vram.init		= nvc0_vram_init;
		engine->vram.get		= nvc0_vram_new;
		engine->vram.put		= nv50_vram_del;
		engine->vram.flags_valid	= nvc0_vram_flags_valid;
443
		break;
444 445 446 447 448 449 450 451 452 453 454
	default:
		NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
		return 1;
	}

	return 0;
}

static unsigned int
nouveau_vga_set_decode(void *priv, bool state)
{
455 456 457 458 459 460 461 462
	struct drm_device *dev = priv;
	struct drm_nouveau_private *dev_priv = dev->dev_private;

	if (dev_priv->chipset >= 0x40)
		nv_wr32(dev, 0x88054, state);
	else
		nv_wr32(dev, 0x1854, state);

463 464 465 466 467 468 469
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

470 471 472 473 474 475 476
static int
nouveau_card_init_channel(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	int ret;

	ret = nouveau_channel_alloc(dev, &dev_priv->channel,
477
				    (struct drm_file *)-2, NvDmaFB, NvDmaTT);
478 479 480
	if (ret)
		return ret;

481
	mutex_unlock(&dev_priv->channel->mutex);
482 483 484
	return 0;
}

485 486 487
static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
					 enum vga_switcheroo_state state)
{
488
	struct drm_device *dev = pci_get_drvdata(pdev);
489 490 491
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
		printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
492
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
493
		nouveau_pci_resume(pdev);
494
		drm_kms_helper_poll_enable(dev);
495
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
496 497
	} else {
		printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
498
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
499
		drm_kms_helper_poll_disable(dev);
500
		nouveau_pci_suspend(pdev, pmm);
501
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
502 503 504
	}
}

505 506 507 508 509 510
static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	nouveau_fbcon_output_poll_changed(dev);
}

511 512 513 514 515 516 517 518 519 520 521
static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

522 523 524 525 526
int
nouveau_card_init(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_engine *engine;
527
	int ret, e;
528 529

	vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
530
	vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
531
				       nouveau_switcheroo_reprobe,
532
				       nouveau_switcheroo_can_switch);
533 534 535 536

	/* Initialise internal driver API hooks */
	ret = nouveau_init_engine_ptrs(dev);
	if (ret)
537
		goto out;
538
	engine = &dev_priv->engine;
539
	spin_lock_init(&dev_priv->channels.lock);
540
	spin_lock_init(&dev_priv->tile.lock);
541
	spin_lock_init(&dev_priv->context_switch_lock);
542
	spin_lock_init(&dev_priv->vm_lock);
543

544 545 546 547 548
	/* Make the CRTCs and I2C buses accessible */
	ret = engine->display.early_init(dev);
	if (ret)
		goto out;

549
	/* Parse BIOS tables / Run init tables if card not POSTed */
550 551
	ret = nouveau_bios_init(dev);
	if (ret)
552
		goto out_display_early;
553

554 555
	nouveau_pm_init(dev);

556
	ret = nouveau_mem_vram_init(dev);
557 558 559
	if (ret)
		goto out_bios;

560
	ret = nouveau_gpuobj_init(dev);
561
	if (ret)
562
		goto out_vram;
563 564 565

	ret = engine->instmem.init(dev);
	if (ret)
566
		goto out_gpuobj;
567

568
	ret = nouveau_mem_gart_init(dev);
569
	if (ret)
570
		goto out_instmem;
571 572 573 574

	/* PMC */
	ret = engine->mc.init(dev);
	if (ret)
575
		goto out_gart;
576

B
Ben Skeggs 已提交
577 578 579 580 581
	/* PGPIO */
	ret = engine->gpio.init(dev);
	if (ret)
		goto out_mc;

582 583 584
	/* PTIMER */
	ret = engine->timer.init(dev);
	if (ret)
B
Ben Skeggs 已提交
585
		goto out_gpio;
586 587 588 589

	/* PFB */
	ret = engine->fb.init(dev);
	if (ret)
590
		goto out_timer;
591

592
	switch (dev_priv->card_type) {
593 594 595
	case NV_04:
		nv04_graph_create(dev);
		break;
596 597 598
	case NV_10:
		nv10_graph_create(dev);
		break;
599 600 601 602
	case NV_20:
	case NV_30:
		nv20_graph_create(dev);
		break;
603 604 605 606
	case NV_40:
		nv40_graph_create(dev);
		break;
	case NV_50:
607
		nv50_graph_create(dev);
608 609
		break;
	case NV_C0:
610
		nvc0_graph_create(dev);
611
		break;
612 613
	default:
		break;
614
	}
615

616 617 618 619 620 621 622 623 624 625 626
	switch (dev_priv->chipset) {
	case 0x84:
	case 0x86:
	case 0x92:
	case 0x94:
	case 0x96:
	case 0xa0:
		nv84_crypt_create(dev);
		break;
	}

627 628 629
	if (nouveau_noaccel)
		engine->graph.accel_blocked = true;
	else {
630 631 632 633 634 635 636 637
		for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
			if (dev_priv->eng[e]) {
				ret = dev_priv->eng[e]->init(dev, e);
				if (ret)
					goto out_engine;
			}
		}

638 639 640
		/* PGRAPH */
		ret = engine->graph.init(dev);
		if (ret)
641
			goto out_engine;
642

643 644 645
		/* PFIFO */
		ret = engine->fifo.init(dev);
		if (ret)
646
			goto out_graph;
647
	}
648

649
	ret = engine->display.create(dev);
650 651 652
	if (ret)
		goto out_fifo;

653
	ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
654
	if (ret)
655
		goto out_vblank;
656

657
	ret = nouveau_irq_init(dev);
658
	if (ret)
659
		goto out_vblank;
660 661 662

	/* what about PVIDEO/PCRTC/PRAMDAC etc? */

663
	if (!engine->graph.accel_blocked) {
664
		ret = nouveau_fence_init(dev);
665 666
		if (ret)
			goto out_irq;
667 668 669 670

		ret = nouveau_card_init_channel(dev);
		if (ret)
			goto out_fence;
671 672
	}

673 674
	nouveau_fbcon_init(dev);
	drm_kms_helper_poll_init(dev);
675
	return 0;
676

677 678
out_fence:
	nouveau_fence_fini(dev);
679
out_irq:
B
Ben Skeggs 已提交
680
	nouveau_irq_fini(dev);
681 682
out_vblank:
	drm_vblank_cleanup(dev);
683
	engine->display.destroy(dev);
684
out_fifo:
685 686
	if (!nouveau_noaccel)
		engine->fifo.takedown(dev);
687
out_graph:
688 689
	if (!nouveau_noaccel)
		engine->graph.takedown(dev);
690 691 692
out_engine:
	if (!nouveau_noaccel) {
		for (e = e - 1; e >= 0; e--) {
693 694
			if (!dev_priv->eng[e])
				continue;
695
			dev_priv->eng[e]->fini(dev, e);
696
			dev_priv->eng[e]->destroy(dev,e );
697 698 699
		}
	}

700 701 702
	engine->fb.takedown(dev);
out_timer:
	engine->timer.takedown(dev);
B
Ben Skeggs 已提交
703 704
out_gpio:
	engine->gpio.takedown(dev);
705 706
out_mc:
	engine->mc.takedown(dev);
707 708
out_gart:
	nouveau_mem_gart_fini(dev);
709 710
out_instmem:
	engine->instmem.takedown(dev);
711 712 713 714
out_gpuobj:
	nouveau_gpuobj_takedown(dev);
out_vram:
	nouveau_mem_vram_fini(dev);
715
out_bios:
716
	nouveau_pm_fini(dev);
717
	nouveau_bios_takedown(dev);
718 719
out_display_early:
	engine->display.late_takedown(dev);
720 721 722
out:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
	return ret;
723 724 725 726 727 728
}

static void nouveau_card_takedown(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_engine *engine = &dev_priv->engine;
729
	int e;
730

731 732
	if (!engine->graph.accel_blocked) {
		nouveau_fence_fini(dev);
733
		nouveau_channel_put_unlocked(&dev_priv->channel);
734
	}
735

736 737 738
	if (!nouveau_noaccel) {
		engine->fifo.takedown(dev);
		engine->graph.takedown(dev);
739 740 741 742 743 744
		for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
			if (dev_priv->eng[e]) {
				dev_priv->eng[e]->fini(dev, e);
				dev_priv->eng[e]->destroy(dev,e );
			}
		}
745 746 747
	}
	engine->fb.takedown(dev);
	engine->timer.takedown(dev);
B
Ben Skeggs 已提交
748
	engine->gpio.takedown(dev);
749
	engine->mc.takedown(dev);
750
	engine->display.late_takedown(dev);
751

752 753 754 755
	mutex_lock(&dev->struct_mutex);
	ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
	ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
	mutex_unlock(&dev->struct_mutex);
756
	nouveau_mem_gart_fini(dev);
757

758
	engine->instmem.takedown(dev);
759 760
	nouveau_gpuobj_takedown(dev);
	nouveau_mem_vram_fini(dev);
761

B
Ben Skeggs 已提交
762
	nouveau_irq_fini(dev);
763
	drm_vblank_cleanup(dev);
764

765
	nouveau_pm_fini(dev);
766
	nouveau_bios_takedown(dev);
767

768
	vga_client_register(dev->pdev, NULL, NULL, NULL);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
}

/* here a client dies, release the stuff that was allocated for its
 * file_priv */
void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
{
	nouveau_channel_cleanup(dev, file_priv);
}

/* first module load, setup the mmio/fb mapping */
/* KMS: we need mmio at load time, not when the first drm client opens. */
int nouveau_firstopen(struct drm_device *dev)
{
	return 0;
}

/* if we have an OF card, copy vbios to RAMIN */
static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
{
#if defined(__powerpc__)
	int size, i;
	const uint32_t *bios;
	struct device_node *dn = pci_device_to_OF_node(dev->pdev);
	if (!dn) {
		NV_INFO(dev, "Unable to get the OF node\n");
		return;
	}

	bios = of_get_property(dn, "NVDA,BMP", &size);
	if (bios) {
		for (i = 0; i < size; i += 4)
			nv_wi32(dev, i, bios[i/4]);
		NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
	} else {
		NV_INFO(dev, "Unable to get the OF bios\n");
	}
#endif
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
{
	struct pci_dev *pdev = dev->pdev;
	struct apertures_struct *aper = alloc_apertures(3);
	if (!aper)
		return NULL;

	aper->ranges[0].base = pci_resource_start(pdev, 1);
	aper->ranges[0].size = pci_resource_len(pdev, 1);
	aper->count = 1;

	if (pci_resource_len(pdev, 2)) {
		aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
		aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
		aper->count++;
	}

	if (pci_resource_len(pdev, 3)) {
		aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
		aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
		aper->count++;
	}

	return aper;
}

static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
837
	bool primary = false;
838 839 840 841
	dev_priv->apertures = nouveau_get_apertures(dev);
	if (!dev_priv->apertures)
		return -ENOMEM;

842 843 844
#ifdef CONFIG_X86
	primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
#endif
845

846
	remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
847 848 849
	return 0;
}

850 851 852 853 854
int nouveau_load(struct drm_device *dev, unsigned long flags)
{
	struct drm_nouveau_private *dev_priv;
	uint32_t reg0;
	resource_size_t mmio_start_offs;
855
	int ret;
856 857

	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
858 859 860 861
	if (!dev_priv) {
		ret = -ENOMEM;
		goto err_out;
	}
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	dev->dev_private = dev_priv;
	dev_priv->dev = dev;

	dev_priv->flags = flags & NOUVEAU_FLAGS;

	NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
		 dev->pci_vendor, dev->pci_device, dev->pdev->class);

	/* resource 0 is mmio regs */
	/* resource 1 is linear FB */
	/* resource 2 is RAMIN (mmio regs + 0x1000000) */
	/* resource 6 is bios */

	/* map the mmio regs */
	mmio_start_offs = pci_resource_start(dev->pdev, 0);
	dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
	if (!dev_priv->mmio) {
		NV_ERROR(dev, "Unable to initialize the mmio mapping. "
			 "Please report your setup to " DRIVER_EMAIL "\n");
881
		ret = -EINVAL;
882
		goto err_priv;
883 884 885 886 887 888 889 890 891 892 893 894 895 896
	}
	NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
					(unsigned long long)mmio_start_offs);

#ifdef __BIG_ENDIAN
	/* Put the card in BE mode if it's not */
	if (nv_rd32(dev, NV03_PMC_BOOT_1))
		nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);

	DRM_MEMORYBARRIER();
#endif

	/* Time to determine the card architecture */
	reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
897
	dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
898 899 900 901 902

	/* We're dealing with >=NV10 */
	if ((reg0 & 0x0f000000) > 0) {
		/* Bit 27-20 contain the architecture in hex */
		dev_priv->chipset = (reg0 & 0xff00000) >> 20;
903
		dev_priv->stepping = (reg0 & 0xff);
904 905
	/* NV04 or NV05 */
	} else if ((reg0 & 0xff00fff0) == 0x20004000) {
906 907 908 909
		if (reg0 & 0x00f00000)
			dev_priv->chipset = 0x05;
		else
			dev_priv->chipset = 0x04;
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
	} else
		dev_priv->chipset = 0xff;

	switch (dev_priv->chipset & 0xf0) {
	case 0x00:
	case 0x10:
	case 0x20:
	case 0x30:
		dev_priv->card_type = dev_priv->chipset & 0xf0;
		break;
	case 0x40:
	case 0x60:
		dev_priv->card_type = NV_40;
		break;
	case 0x50:
	case 0x80:
	case 0x90:
	case 0xa0:
		dev_priv->card_type = NV_50;
		break;
930 931 932
	case 0xc0:
		dev_priv->card_type = NV_C0;
		break;
933 934
	default:
		NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
935 936
		ret = -EINVAL;
		goto err_mmio;
937 938 939 940 941
	}

	NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
		dev_priv->card_type, reg0);

942 943
	ret = nouveau_remove_conflicting_drivers(dev);
	if (ret)
944
		goto err_mmio;
945

L
Lucas De Marchi 已提交
946
	/* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
947 948 949 950 951 952
	if (dev_priv->card_type >= NV_40) {
		int ramin_bar = 2;
		if (pci_resource_len(dev->pdev, ramin_bar) == 0)
			ramin_bar = 3;

		dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
953 954
		dev_priv->ramin =
			ioremap(pci_resource_start(dev->pdev, ramin_bar),
955 956
				dev_priv->ramin_size);
		if (!dev_priv->ramin) {
957
			NV_ERROR(dev, "Failed to PRAMIN BAR");
958 959
			ret = -ENOMEM;
			goto err_mmio;
960
		}
961
	} else {
962 963
		dev_priv->ramin_size = 1 * 1024 * 1024;
		dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
964
					  dev_priv->ramin_size);
965 966
		if (!dev_priv->ramin) {
			NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
967 968
			ret = -ENOMEM;
			goto err_mmio;
969 970 971 972 973 974 975 976 977 978 979 980
		}
	}

	nouveau_OF_copy_vbios_to_ramin(dev);

	/* Special flags */
	if (dev->pci_device == 0x01a0)
		dev_priv->flags |= NV_NFORCE;
	else if (dev->pci_device == 0x01f0)
		dev_priv->flags |= NV_NFORCE2;

	/* For kernel modesetting, init card now and bring up fbcon */
981 982
	ret = nouveau_card_init(dev);
	if (ret)
983
		goto err_ramin;
984 985

	return 0;
986 987 988 989 990 991 992 993 994 995

err_ramin:
	iounmap(dev_priv->ramin);
err_mmio:
	iounmap(dev_priv->mmio);
err_priv:
	kfree(dev_priv);
	dev->dev_private = NULL;
err_out:
	return ret;
996 997 998 999
}

void nouveau_lastclose(struct drm_device *dev)
{
1000
	vga_switcheroo_process_delayed_switch();
1001 1002 1003 1004 1005
}

int nouveau_unload(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
1006
	struct nouveau_engine *engine = &dev_priv->engine;
1007

1008 1009
	drm_kms_helper_poll_fini(dev);
	nouveau_fbcon_fini(dev);
1010
	engine->display.destroy(dev);
1011
	nouveau_card_takedown(dev);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

	iounmap(dev_priv->mmio);
	iounmap(dev_priv->ramin);

	kfree(dev_priv);
	dev->dev_private = NULL;
	return 0;
}

int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
						struct drm_file *file_priv)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct drm_nouveau_getparam *getparam = data;

	switch (getparam->param) {
	case NOUVEAU_GETPARAM_CHIPSET_ID:
		getparam->value = dev_priv->chipset;
		break;
	case NOUVEAU_GETPARAM_PCI_VENDOR:
		getparam->value = dev->pci_vendor;
		break;
	case NOUVEAU_GETPARAM_PCI_DEVICE:
		getparam->value = dev->pci_device;
		break;
	case NOUVEAU_GETPARAM_BUS_TYPE:
1038
		if (drm_pci_device_is_agp(dev))
1039
			getparam->value = NV_AGP;
1040
		else if (drm_pci_device_is_pcie(dev))
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
			getparam->value = NV_PCIE;
		else
			getparam->value = NV_PCI;
		break;
	case NOUVEAU_GETPARAM_FB_SIZE:
		getparam->value = dev_priv->fb_available_size;
		break;
	case NOUVEAU_GETPARAM_AGP_SIZE:
		getparam->value = dev_priv->gart_info.aper_size;
		break;
	case NOUVEAU_GETPARAM_VM_VRAM_BASE:
1052
		getparam->value = 0; /* deprecated */
1053
		break;
1054 1055 1056
	case NOUVEAU_GETPARAM_PTIMER_TIME:
		getparam->value = dev_priv->engine.timer.read(dev);
		break;
1057 1058 1059
	case NOUVEAU_GETPARAM_HAS_BO_USAGE:
		getparam->value = 1;
		break;
1060
	case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
1061
		getparam->value = 1;
1062
		break;
1063 1064 1065 1066 1067 1068 1069 1070 1071
	case NOUVEAU_GETPARAM_GRAPH_UNITS:
		/* NV40 and NV50 versions are quite different, but register
		 * address is the same. User is supposed to know the card
		 * family anyway... */
		if (dev_priv->chipset >= 0x40) {
			getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
			break;
		}
		/* FALLTHRU */
1072
	default:
1073
		NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		return -EINVAL;
	}

	return 0;
}

int
nouveau_ioctl_setparam(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_nouveau_setparam *setparam = data;

	switch (setparam->param) {
	default:
1088
		NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
1089 1090 1091 1092 1093 1094 1095
		return -EINVAL;
	}

	return 0;
}

/* Wait until (value(reg) & mask) == val, up until timeout has hit */
1096 1097 1098
bool
nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
		uint32_t reg, uint32_t mask, uint32_t val)
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
	uint64_t start = ptimer->read(dev);

	do {
		if ((nv_rd32(dev, reg) & mask) == val)
			return true;
	} while (ptimer->read(dev) - start < timeout);

	return false;
}

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
/* Wait until (value(reg) & mask) != val, up until timeout has hit */
bool
nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
		uint32_t reg, uint32_t mask, uint32_t val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
	uint64_t start = ptimer->read(dev);

	do {
		if ((nv_rd32(dev, reg) & mask) != val)
			return true;
	} while (ptimer->read(dev) - start < timeout);

	return false;
}

1129 1130 1131
/* Waits for PGRAPH to go completely idle */
bool nouveau_wait_for_idle(struct drm_device *dev)
{
1132 1133 1134 1135 1136 1137 1138
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	uint32_t mask = ~0;

	if (dev_priv->card_type == NV_40)
		mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;

	if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
1139 1140 1141 1142 1143 1144 1145 1146
		NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
			 nv_rd32(dev, NV04_PGRAPH_STATUS));
		return false;
	}

	return true;
}