i915_gem_render_state.c 6.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_renderstate.h"

31 32
struct render_state {
	const struct intel_renderstate_rodata *rodata;
33
	struct i915_vma *vma;
34 35 36 37
	u32 aux_batch_size;
	u32 aux_batch_offset;
};

38
static const struct intel_renderstate_rodata *
39
render_state_get_rodata(const struct drm_i915_gem_request *req)
40
{
41
	switch (INTEL_GEN(req->i915)) {
42 43 44 45 46 47
	case 6:
		return &gen6_null_state;
	case 7:
		return &gen7_null_state;
	case 8:
		return &gen8_null_state;
48 49
	case 9:
		return &gen9_null_state;
50 51 52 53 54
	}

	return NULL;
}

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*
 * Macro to add commands to auxiliary batch.
 * This macro only checks for page overflow before inserting the commands,
 * this is sufficient as the null state generator makes the final batch
 * with two passes to build command and state separately. At this point
 * the size of both are known and it compacts them by relocating the state
 * right after the commands taking care of aligment so we should sufficient
 * space below them for adding new commands.
 */
#define OUT_BATCH(batch, i, val)				\
	do {							\
		if (WARN_ON((i) >= PAGE_SIZE / sizeof(u32))) {	\
			ret = -ENOSPC;				\
			goto err_out;				\
		}						\
		(batch)[(i)++] = (val);				\
	} while(0)

73 74
static int render_state_setup(struct render_state *so)
{
75
	struct drm_i915_private *dev_priv = to_i915(so->vma->vm->dev);
76
	const struct intel_renderstate_rodata *rodata = so->rodata;
77
	const bool has_64bit_reloc = INTEL_GEN(dev_priv) >= 8;
78 79 80 81 82
	unsigned int i = 0, reloc_index = 0;
	struct page *page;
	u32 *d;
	int ret;

83
	ret = i915_gem_object_set_to_cpu_domain(so->vma->obj, true);
84 85 86
	if (ret)
		return ret;

87
	page = i915_gem_object_get_dirty_page(so->vma->obj, 0);
88 89
	d = kmap(page);

90 91 92
	while (i < rodata->batch_items) {
		u32 s = rodata->batch[i];

93
		if (i * 4  == rodata->reloc[reloc_index]) {
94
			u64 r = s + so->vma->node.start;
95
			s = lower_32_bits(r);
96
			if (has_64bit_reloc) {
97
				if (i + 1 >= rodata->batch_items ||
98 99 100 101
				    rodata->batch[i + 1] != 0) {
					ret = -EINVAL;
					goto err_out;
				}
102

103 104
				d[i++] = s;
				s = upper_32_bits(r);
105 106 107 108 109
			}

			reloc_index++;
		}

110
		d[i++] = s;
111
	}
112 113 114 115 116 117

	while (i % CACHELINE_DWORDS)
		OUT_BATCH(d, i, MI_NOOP);

	so->aux_batch_offset = i * sizeof(u32);

118
	if (HAS_POOLED_EU(dev_priv)) {
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		/*
		 * We always program 3x6 pool config but depending upon which
		 * subslice is disabled HW drops down to appropriate config
		 * shown below.
		 *
		 * In the below table 2x6 config always refers to
		 * fused-down version, native 2x6 is not available and can
		 * be ignored
		 *
		 * SNo  subslices config                eu pool configuration
		 * -----------------------------------------------------------
		 * 1    3 subslices enabled (3x6)  -    0x00777000  (9+9)
		 * 2    ss0 disabled (2x6)         -    0x00777000  (3+9)
		 * 3    ss1 disabled (2x6)         -    0x00770000  (6+6)
		 * 4    ss2 disabled (2x6)         -    0x00007000  (9+3)
		 */
		u32 eu_pool_config = 0x00777000;

		OUT_BATCH(d, i, GEN9_MEDIA_POOL_STATE);
		OUT_BATCH(d, i, GEN9_MEDIA_POOL_ENABLE);
		OUT_BATCH(d, i, eu_pool_config);
		OUT_BATCH(d, i, 0);
		OUT_BATCH(d, i, 0);
		OUT_BATCH(d, i, 0);
	}

145 146 147 148 149 150 151 152 153
	OUT_BATCH(d, i, MI_BATCH_BUFFER_END);
	so->aux_batch_size = (i * sizeof(u32)) - so->aux_batch_offset;

	/*
	 * Since we are sending length, we need to strictly conform to
	 * all requirements. For Gen2 this must be a multiple of 8.
	 */
	so->aux_batch_size = ALIGN(so->aux_batch_size, 8);

154
	kunmap(page);
155

156
	ret = i915_gem_object_set_to_gtt_domain(so->vma->obj, false);
157 158 159
	if (ret)
		return ret;

160 161
	if (rodata->reloc[reloc_index] != -1) {
		DRM_ERROR("only %d relocs resolved\n", reloc_index);
162 163 164 165
		return -EINVAL;
	}

	return 0;
166 167 168 169

err_out:
	kunmap(page);
	return ret;
170 171
}

172 173
#undef OUT_BATCH

174
int i915_gem_render_state_init(struct drm_i915_gem_request *req)
175
{
176
	struct render_state so;
177
	struct drm_i915_gem_object *obj;
178 179
	int ret;

180
	if (WARN_ON(req->engine->id != RCS))
181 182
		return -ENOENT;

183 184
	so.rodata = render_state_get_rodata(req);
	if (!so.rodata)
185
		return 0;
186

187 188
	if (so.rodata->batch_items * 4 > 4096)
		return -EINVAL;
189

190
	obj = i915_gem_object_create_internal(req->i915, 4096);
191 192
	if (IS_ERR(obj))
		return PTR_ERR(obj);
193

194 195 196
	so.vma = i915_vma_create(obj, &req->i915->ggtt.base, NULL);
	if (IS_ERR(so.vma)) {
		ret = PTR_ERR(so.vma);
197
		goto err_obj;
198
	}
199

200 201 202
	ret = i915_vma_pin(so.vma, 0, 0, PIN_GLOBAL);
	if (ret)
		goto err_obj;
203 204 205 206

	ret = render_state_setup(&so);
	if (ret)
		goto err_unpin;
207

208
	ret = req->engine->emit_bb_start(req, so.vma->node.start,
209 210
					 so.rodata->batch_items * 4,
					 I915_DISPATCH_SECURE);
211
	if (ret)
212
		goto err_unpin;
213

214
	if (so.aux_batch_size > 8) {
215
		ret = req->engine->emit_bb_start(req,
216
						 (so.vma->node.start +
217 218 219
						  so.aux_batch_offset),
						 so.aux_batch_size,
						 I915_DISPATCH_SECURE);
220
		if (ret)
221
			goto err_unpin;
222 223
	}

224
	i915_vma_move_to_active(so.vma, req, 0);
225
err_unpin:
226
	i915_vma_unpin(so.vma);
227
	i915_vma_close(so.vma);
228
err_obj:
229
	__i915_gem_object_release_unless_active(obj);
230 231
	return ret;
}