omap_hwmod.c 111.2 KB
Newer Older
1 2 3
/*
 * omap_hwmod implementation for OMAP2/3/4
 *
4
 * Copyright (C) 2009-2011 Nokia Corporation
5
 * Copyright (C) 2011-2012 Texas Instruments, Inc.
6
 *
7 8 9 10 11
 * Paul Walmsley, Benoît Cousson, Kevin Hilman
 *
 * Created in collaboration with (alphabetical order): Thara Gopinath,
 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
 * Sawant, Santosh Shilimkar, Richard Woodruff
12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
17 18 19 20 21 22 23 24 25 26
 * Introduction
 * ------------
 * One way to view an OMAP SoC is as a collection of largely unrelated
 * IP blocks connected by interconnects.  The IP blocks include
 * devices such as ARM processors, audio serial interfaces, UARTs,
 * etc.  Some of these devices, like the DSP, are created by TI;
 * others, like the SGX, largely originate from external vendors.  In
 * TI's documentation, on-chip devices are referred to as "OMAP
 * modules."  Some of these IP blocks are identical across several
 * OMAP versions.  Others are revised frequently.
27
 *
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
 * These OMAP modules are tied together by various interconnects.
 * Most of the address and data flow between modules is via OCP-based
 * interconnects such as the L3 and L4 buses; but there are other
 * interconnects that distribute the hardware clock tree, handle idle
 * and reset signaling, supply power, and connect the modules to
 * various pads or balls on the OMAP package.
 *
 * OMAP hwmod provides a consistent way to describe the on-chip
 * hardware blocks and their integration into the rest of the chip.
 * This description can be automatically generated from the TI
 * hardware database.  OMAP hwmod provides a standard, consistent API
 * to reset, enable, idle, and disable these hardware blocks.  And
 * hwmod provides a way for other core code, such as the Linux device
 * code or the OMAP power management and address space mapping code,
 * to query the hardware database.
 *
 * Using hwmod
 * -----------
 * Drivers won't call hwmod functions directly.  That is done by the
 * omap_device code, and in rare occasions, by custom integration code
 * in arch/arm/ *omap*.  The omap_device code includes functions to
 * build a struct platform_device using omap_hwmod data, and that is
 * currently how hwmod data is communicated to drivers and to the
 * Linux driver model.  Most drivers will call omap_hwmod functions only
 * indirectly, via pm_runtime*() functions.
 *
 * From a layering perspective, here is where the OMAP hwmod code
 * fits into the kernel software stack:
 *
 *            +-------------------------------+
 *            |      Device driver code       |
 *            |      (e.g., drivers/)         |
 *            +-------------------------------+
 *            |      Linux driver model       |
 *            |     (platform_device /        |
 *            |  platform_driver data/code)   |
 *            +-------------------------------+
 *            | OMAP core-driver integration  |
 *            |(arch/arm/mach-omap2/devices.c)|
 *            +-------------------------------+
 *            |      omap_device code         |
 *            | (../plat-omap/omap_device.c)  |
 *            +-------------------------------+
 *   ---->    |    omap_hwmod code/data       |    <-----
 *            | (../mach-omap2/omap_hwmod*)   |
 *            +-------------------------------+
 *            | OMAP clock/PRCM/register fns  |
75
 *            | ({read,write}l_relaxed, clk*) |
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
 *            +-------------------------------+
 *
 * Device drivers should not contain any OMAP-specific code or data in
 * them.  They should only contain code to operate the IP block that
 * the driver is responsible for.  This is because these IP blocks can
 * also appear in other SoCs, either from TI (such as DaVinci) or from
 * other manufacturers; and drivers should be reusable across other
 * platforms.
 *
 * The OMAP hwmod code also will attempt to reset and idle all on-chip
 * devices upon boot.  The goal here is for the kernel to be
 * completely self-reliant and independent from bootloaders.  This is
 * to ensure a repeatable configuration, both to ensure consistent
 * runtime behavior, and to make it easier for others to reproduce
 * bugs.
 *
 * OMAP module activity states
 * ---------------------------
 * The hwmod code considers modules to be in one of several activity
 * states.  IP blocks start out in an UNKNOWN state, then once they
 * are registered via the hwmod code, proceed to the REGISTERED state.
 * Once their clock names are resolved to clock pointers, the module
 * enters the CLKS_INITED state; and finally, once the module has been
 * reset and the integration registers programmed, the INITIALIZED state
 * is entered.  The hwmod code will then place the module into either
 * the IDLE state to save power, or in the case of a critical system
 * module, the ENABLED state.
 *
 * OMAP core integration code can then call omap_hwmod*() functions
 * directly to move the module between the IDLE, ENABLED, and DISABLED
 * states, as needed.  This is done during both the PM idle loop, and
 * in the OMAP core integration code's implementation of the PM runtime
 * functions.
 *
 * References
 * ----------
 * This is a partial list.
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
 * - Open Core Protocol Specification 2.2
 *
 * To do:
 * - handle IO mapping
 * - bus throughput & module latency measurement code
 *
 * XXX add tests at the beginning of each function to ensure the hwmod is
 * in the appropriate state
 * XXX error return values should be checked to ensure that they are
 * appropriate
 */
#undef DEBUG

#include <linux/kernel.h>
#include <linux/errno.h>
#include <linux/io.h>
S
Stephen Boyd 已提交
133
#include <linux/clk.h>
134
#include <linux/clk-provider.h>
135 136 137 138
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/list.h>
#include <linux/mutex.h>
139
#include <linux/spinlock.h>
140
#include <linux/slab.h>
T
Thomas Gleixner 已提交
141
#include <linux/cpu.h>
142 143
#include <linux/of.h>
#include <linux/of_address.h>
M
Mike Rapoport 已提交
144
#include <linux/memblock.h>
145

146 147
#include <linux/platform_data/ti-sysc.h>

148 149
#include <dt-bindings/bus/ti-sysc.h>

150 151
#include <asm/system_misc.h>

P
Paul Walmsley 已提交
152
#include "clock.h"
153
#include "omap_hwmod.h"
154

155 156 157 158
#include "soc.h"
#include "common.h"
#include "clockdomain.h"
#include "powerdomain.h"
159 160
#include "cm2xxx.h"
#include "cm3xxx.h"
161
#include "cm33xx.h"
162
#include "prm.h"
163
#include "prm3xxx.h"
164
#include "prm44xx.h"
165
#include "prm33xx.h"
166
#include "prminst44xx.h"
167
#include "pm.h"
168 169

/* Name of the OMAP hwmod for the MPU */
170
#define MPU_INITIATOR_NAME		"mpu"
171

172 173 174 175 176 177
/*
 * Number of struct omap_hwmod_link records per struct
 * omap_hwmod_ocp_if record (master->slave and slave->master)
 */
#define LINKS_PER_OCP_IF		2

178 179 180 181 182 183
/*
 * Address offset (in bytes) between the reset control and the reset
 * status registers: 4 bytes on OMAP4
 */
#define OMAP4_RST_CTRL_ST_OFFSET	4

184 185 186 187 188
/*
 * Maximum length for module clock handle names
 */
#define MOD_CLK_MAX_NAME_LEN		32

189 190
/**
 * struct clkctrl_provider - clkctrl provider mapping data
191 192 193
 * @num_addrs: number of base address ranges for the provider
 * @addr: base address(es) for the provider
 * @size: size(s) of the provider address space(s)
194 195 196 197
 * @node: device node associated with the provider
 * @link: list link
 */
struct clkctrl_provider {
198 199 200
	int			num_addrs;
	u32			*addr;
	u32			*size;
201 202 203 204 205 206
	struct device_node	*node;
	struct list_head	link;
};

static LIST_HEAD(clkctrl_providers);

207 208 209 210 211 212 213 214 215 216 217 218
/**
 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
 * @enable_module: function to enable a module (via MODULEMODE)
 * @disable_module: function to disable a module (via MODULEMODE)
 *
 * XXX Eventually this functionality will be hidden inside the PRM/CM
 * device drivers.  Until then, this should avoid huge blocks of cpu_is_*()
 * conditionals in this code.
 */
struct omap_hwmod_soc_ops {
	void (*enable_module)(struct omap_hwmod *oh);
	int (*disable_module)(struct omap_hwmod *oh);
219
	int (*wait_target_ready)(struct omap_hwmod *oh);
220 221 222 223 224 225
	int (*assert_hardreset)(struct omap_hwmod *oh,
				struct omap_hwmod_rst_info *ohri);
	int (*deassert_hardreset)(struct omap_hwmod *oh,
				  struct omap_hwmod_rst_info *ohri);
	int (*is_hardreset_asserted)(struct omap_hwmod *oh,
				     struct omap_hwmod_rst_info *ohri);
226
	int (*init_clkdm)(struct omap_hwmod *oh);
227 228
	void (*update_context_lost)(struct omap_hwmod *oh);
	int (*get_context_lost)(struct omap_hwmod *oh);
229
	int (*disable_direct_prcm)(struct omap_hwmod *oh);
230
	u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
231 232 233 234 235
};

/* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
static struct omap_hwmod_soc_ops soc_ops;

236 237 238 239 240 241
/* omap_hwmod_list contains all registered struct omap_hwmods */
static LIST_HEAD(omap_hwmod_list);

/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
static struct omap_hwmod *mpu_oh;

242 243 244
/* inited: set to true once the hwmod code is initialized */
static bool inited;

245 246 247 248 249 250 251 252 253 254 255 256
/* Private functions */

/**
 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
 * @oh: struct omap_hwmod *
 *
 * Load the current value of the hwmod OCP_SYSCONFIG register into the
 * struct omap_hwmod for later use.  Returns -EINVAL if the hwmod has no
 * OCP_SYSCONFIG register or 0 upon success.
 */
static int _update_sysc_cache(struct omap_hwmod *oh)
{
257 258
	if (!oh->class->sysc) {
		WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
259 260 261 262 263
		return -EINVAL;
	}

	/* XXX ensure module interface clock is up */

264
	oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
265

266
	if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
267
		oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
268 269 270 271 272 273 274 275 276

	return 0;
}

/**
 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
 * @v: OCP_SYSCONFIG value to write
 * @oh: struct omap_hwmod *
 *
277 278
 * Write @v into the module class' OCP_SYSCONFIG register, if it has
 * one.  No return value.
279 280 281
 */
static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
{
282 283
	if (!oh->class->sysc) {
		WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
284 285 286 287 288
		return;
	}

	/* XXX ensure module interface clock is up */

289 290
	/* Module might have lost context, always update cache and register */
	oh->_sysc_cache = v;
291 292 293 294 295 296 297 298 299 300

	/*
	 * Some IP blocks (such as RTC) require unlocking of IP before
	 * accessing its registers. If a function pointer is present
	 * to unlock, then call it before accessing sysconfig and
	 * call lock after writing sysconfig.
	 */
	if (oh->class->unlock)
		oh->class->unlock(oh);

301
	omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
302 303 304

	if (oh->class->lock)
		oh->class->lock(oh);
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
}

/**
 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
 * @oh: struct omap_hwmod *
 * @standbymode: MIDLEMODE field bits
 * @v: pointer to register contents to modify
 *
 * Update the master standby mode bits in @v to be @standbymode for
 * the @oh hwmod.  Does not write to the hardware.  Returns -EINVAL
 * upon error or 0 upon success.
 */
static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
				   u32 *v)
{
320 321 322
	u32 mstandby_mask;
	u8 mstandby_shift;

323 324
	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
325 326
		return -EINVAL;

327 328
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
329 330 331
		return -EINVAL;
	}

332
	mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
333 334 335 336
	mstandby_mask = (0x3 << mstandby_shift);

	*v &= ~mstandby_mask;
	*v |= __ffs(standbymode) << mstandby_shift;
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352

	return 0;
}

/**
 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
 * @oh: struct omap_hwmod *
 * @idlemode: SIDLEMODE field bits
 * @v: pointer to register contents to modify
 *
 * Update the slave idle mode bits in @v to be @idlemode for the @oh
 * hwmod.  Does not write to the hardware.  Returns -EINVAL upon error
 * or 0 upon success.
 */
static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
{
353 354 355
	u32 sidle_mask;
	u8 sidle_shift;

356 357
	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
358 359
		return -EINVAL;

360 361
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
362 363 364
		return -EINVAL;
	}

365
	sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
366 367 368 369
	sidle_mask = (0x3 << sidle_shift);

	*v &= ~sidle_mask;
	*v |= __ffs(idlemode) << sidle_shift;
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386

	return 0;
}

/**
 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
 * @oh: struct omap_hwmod *
 * @clockact: CLOCKACTIVITY field bits
 * @v: pointer to register contents to modify
 *
 * Update the clockactivity mode bits in @v to be @clockact for the
 * @oh hwmod.  Used for additional powersaving on some modules.  Does
 * not write to the hardware.  Returns -EINVAL upon error or 0 upon
 * success.
 */
static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
{
387 388 389
	u32 clkact_mask;
	u8  clkact_shift;

390 391
	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
392 393
		return -EINVAL;

394 395
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
396 397 398
		return -EINVAL;
	}

399
	clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
400 401 402 403
	clkact_mask = (0x3 << clkact_shift);

	*v &= ~clkact_mask;
	*v |= clockact << clkact_shift;
404 405 406 407 408

	return 0;
}

/**
409
 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
410 411 412 413 414 415 416 417
 * @oh: struct omap_hwmod *
 * @v: pointer to register contents to modify
 *
 * Set the SOFTRESET bit in @v for hwmod @oh.  Returns -EINVAL upon
 * error or 0 upon success.
 */
static int _set_softreset(struct omap_hwmod *oh, u32 *v)
{
418 419
	u32 softrst_mask;

420 421
	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
422 423
		return -EINVAL;

424 425
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
426 427 428
		return -EINVAL;
	}

429
	softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
430 431

	*v |= softrst_mask;
432 433 434 435

	return 0;
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
/**
 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
 * @oh: struct omap_hwmod *
 * @v: pointer to register contents to modify
 *
 * Clear the SOFTRESET bit in @v for hwmod @oh.  Returns -EINVAL upon
 * error or 0 upon success.
 */
static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
{
	u32 softrst_mask;

	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
		return -EINVAL;

	if (!oh->class->sysc->sysc_fields) {
		WARN(1,
		     "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
		     oh->name);
		return -EINVAL;
	}

	softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);

	*v &= ~softrst_mask;

	return 0;
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
/**
 * _wait_softreset_complete - wait for an OCP softreset to complete
 * @oh: struct omap_hwmod * to wait on
 *
 * Wait until the IP block represented by @oh reports that its OCP
 * softreset is complete.  This can be triggered by software (see
 * _ocp_softreset()) or by hardware upon returning from off-mode (one
 * example is HSMMC).  Waits for up to MAX_MODULE_SOFTRESET_WAIT
 * microseconds.  Returns the number of microseconds waited.
 */
static int _wait_softreset_complete(struct omap_hwmod *oh)
{
	struct omap_hwmod_class_sysconfig *sysc;
	u32 softrst_mask;
	int c = 0;

	sysc = oh->class->sysc;

484
	if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
485 486 487 488 489 490 491 492 493 494 495 496 497
		omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
				   & SYSS_RESETDONE_MASK),
				  MAX_MODULE_SOFTRESET_WAIT, c);
	else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
		softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
		omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
				    & softrst_mask),
				  MAX_MODULE_SOFTRESET_WAIT, c);
	}

	return c;
}

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
/**
 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
 * @oh: struct omap_hwmod *
 *
 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
 * of some modules. When the DMA must perform read/write accesses, the
 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
 * for power management, software must set the DMADISABLE bit back to 1.
 *
 * Set the DMADISABLE bit in @v for hwmod @oh.  Returns -EINVAL upon
 * error or 0 upon success.
 */
static int _set_dmadisable(struct omap_hwmod *oh)
{
	u32 v;
	u32 dmadisable_mask;

	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
		return -EINVAL;

	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
		return -EINVAL;
	}

	/* clocks must be on for this operation */
	if (oh->_state != _HWMOD_STATE_ENABLED) {
		pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
		return -EINVAL;
	}

	pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);

	v = oh->_sysc_cache;
	dmadisable_mask =
		(0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
	v |= dmadisable_mask;
	_write_sysconfig(v, oh);

	return 0;
}

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
/**
 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
 * @oh: struct omap_hwmod *
 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
 * @v: pointer to register contents to modify
 *
 * Update the module autoidle bit in @v to be @autoidle for the @oh
 * hwmod.  The autoidle bit controls whether the module can gate
 * internal clocks automatically when it isn't doing anything; the
 * exact function of this bit varies on a per-module basis.  This
 * function does not write to the hardware.  Returns -EINVAL upon
 * error or 0 upon success.
 */
static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
				u32 *v)
{
557 558 559
	u32 autoidle_mask;
	u8 autoidle_shift;

560 561
	if (!oh->class->sysc ||
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
562 563
		return -EINVAL;

564 565
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
566 567 568
		return -EINVAL;
	}

569
	autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
570
	autoidle_mask = (0x1 << autoidle_shift);
571 572 573

	*v &= ~autoidle_mask;
	*v |= autoidle << autoidle_shift;
574 575 576 577

	return 0;
}

578 579 580 581 582 583 584
/**
 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
 * @oh: struct omap_hwmod *
 *
 * Allow the hardware module @oh to send wakeups.  Returns -EINVAL
 * upon error or 0 upon success.
 */
585
static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
586
{
587
	if (!oh->class->sysc ||
588
	    !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
589 590
	      (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
	      (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
591 592
		return -EINVAL;

593 594
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
595 596 597
		return -EINVAL;
	}

598 599
	if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
		*v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
600

601 602
	if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
		_set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
603 604
	if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
		_set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
605

606 607 608 609 610 611 612 613 614 615 616 617
	/* XXX test pwrdm_get_wken for this hwmod's subsystem */

	return 0;
}

/**
 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
 * @oh: struct omap_hwmod *
 *
 * Prevent the hardware module @oh to send wakeups.  Returns -EINVAL
 * upon error or 0 upon success.
 */
618
static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
619
{
620
	if (!oh->class->sysc ||
621
	    !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
622 623
	      (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
	      (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
624 625
		return -EINVAL;

626 627
	if (!oh->class->sysc->sysc_fields) {
		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
628 629 630
		return -EINVAL;
	}

631 632
	if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
		*v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
633

634 635
	if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
		_set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
636
	if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
637
		_set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
638

639 640 641 642 643
	/* XXX test pwrdm_get_wken for this hwmod's subsystem */

	return 0;
}

644 645
static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
{
646 647
	struct clk_hw_omap *clk;

648 649 650
	if (oh->clkdm) {
		return oh->clkdm;
	} else if (oh->_clk) {
651 652
		if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
			return NULL;
653 654 655 656 657 658
		clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
		return  clk->clkdm;
	}
	return NULL;
}

659 660 661 662 663 664 665 666 667
/**
 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
 * @oh: struct omap_hwmod *
 *
 * Prevent the hardware module @oh from entering idle while the
 * hardare module initiator @init_oh is active.  Useful when a module
 * will be accessed by a particular initiator (e.g., if a module will
 * be accessed by the IVA, there should be a sleepdep between the IVA
 * initiator and the module).  Only applies to modules in smart-idle
668 669 670
 * mode.  If the clockdomain is marked as not needing autodeps, return
 * 0 without doing anything.  Otherwise, returns -EINVAL upon error or
 * passes along clkdm_add_sleepdep() value upon success.
671 672 673
 */
static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
{
674 675 676 677 678 679
	struct clockdomain *clkdm, *init_clkdm;

	clkdm = _get_clkdm(oh);
	init_clkdm = _get_clkdm(init_oh);

	if (!clkdm || !init_clkdm)
680 681
		return -EINVAL;

682
	if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
683 684
		return 0;

685
	return clkdm_add_sleepdep(clkdm, init_clkdm);
686 687 688 689 690 691 692 693 694 695 696
}

/**
 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
 * @oh: struct omap_hwmod *
 *
 * Allow the hardware module @oh to enter idle while the hardare
 * module initiator @init_oh is active.  Useful when a module will not
 * be accessed by a particular initiator (e.g., if a module will not
 * be accessed by the IVA, there should be no sleepdep between the IVA
 * initiator and the module).  Only applies to modules in smart-idle
697 698 699
 * mode.  If the clockdomain is marked as not needing autodeps, return
 * 0 without doing anything.  Returns -EINVAL upon error or passes
 * along clkdm_del_sleepdep() value upon success.
700 701 702
 */
static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
{
703 704 705 706 707 708
	struct clockdomain *clkdm, *init_clkdm;

	clkdm = _get_clkdm(oh);
	init_clkdm = _get_clkdm(init_oh);

	if (!clkdm || !init_clkdm)
709 710
		return -EINVAL;

711
	if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
712 713
		return 0;

714
	return clkdm_del_sleepdep(clkdm, init_clkdm);
715 716
}

717 718 719 720 721
static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
	{ .compatible = "ti,clkctrl" },
	{ }
};

722
static int __init _setup_clkctrl_provider(struct device_node *np)
723 724 725
{
	const __be32 *addrp;
	struct clkctrl_provider *provider;
726
	u64 size;
727
	int i;
728

729
	provider = memblock_alloc(sizeof(*provider), SMP_CACHE_BYTES);
730 731 732 733 734
	if (!provider)
		return -ENOMEM;

	provider->node = np;

735 736 737 738
	provider->num_addrs =
		of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2;

	provider->addr =
739 740
		memblock_alloc(sizeof(void *) * provider->num_addrs,
			       SMP_CACHE_BYTES);
741 742 743 744
	if (!provider->addr)
		return -ENOMEM;

	provider->size =
745 746
		memblock_alloc(sizeof(u32) * provider->num_addrs,
			       SMP_CACHE_BYTES);
747 748 749 750 751 752 753 754 755 756
	if (!provider->size)
		return -ENOMEM;

	for (i = 0; i < provider->num_addrs; i++) {
		addrp = of_get_address(np, i, &size, NULL);
		provider->addr[i] = (u32)of_translate_address(np, addrp);
		provider->size[i] = size;
		pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i],
			 provider->addr[i] + provider->size[i]);
	}
757 758 759 760 761 762

	list_add(&provider->link, &clkctrl_providers);

	return 0;
}

763
static int __init _init_clkctrl_providers(void)
764 765 766 767 768 769 770 771 772 773 774 775 776
{
	struct device_node *np;
	int ret = 0;

	for_each_matching_node(np, ti_clkctrl_match_table) {
		ret = _setup_clkctrl_provider(np);
		if (ret)
			break;
	}

	return ret;
}

777
static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
778
{
779 780 781 782 783 784
	if (!oh->prcm.omap4.modulemode)
		return 0;

	return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
				     oh->clkdm->cm_inst,
				     oh->prcm.omap4.clkctrl_offs);
785 786 787 788 789 790
}

static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
{
	struct clkctrl_provider *provider;
	struct clk *clk;
791
	u32 addr;
792 793 794 795

	if (!soc_ops.xlate_clkctrl)
		return NULL;

796 797 798 799 800 801
	addr = soc_ops.xlate_clkctrl(oh);
	if (!addr)
		return NULL;

	pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);

802
	list_for_each_entry(provider, &clkctrl_providers, link) {
803 804 805 806 807 808
		int i;

		for (i = 0; i < provider->num_addrs; i++) {
			if (provider->addr[i] <= addr &&
			    provider->addr[i] + provider->size[i] > addr) {
				struct of_phandle_args clkspec;
809

810 811 812 813
				clkspec.np = provider->node;
				clkspec.args_count = 2;
				clkspec.args[0] = addr - provider->addr[0];
				clkspec.args[1] = 0;
814

815
				clk = of_clk_get_from_provider(&clkspec);
816

817 818 819
				pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n",
					 __func__, oh->name, clk,
					 clkspec.args[0], provider->node);
820

821 822
				return clk;
			}
823 824 825 826 827 828
		}
	}

	return NULL;
}

829 830 831 832 833
/**
 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
 * @oh: struct omap_hwmod *
 *
 * Called from _init_clocks().  Populates the @oh _clk (main
834 835
 * functional clock pointer) if a clock matching the hwmod name is found,
 * or a main_clk is present.  Returns 0 on success or -EINVAL on error.
836 837 838 839
 */
static int _init_main_clk(struct omap_hwmod *oh)
{
	int ret = 0;
840
	struct clk *clk = NULL;
841

842
	clk = _lookup_clkctrl_clk(oh);
843

844 845 846 847
	if (!IS_ERR_OR_NULL(clk)) {
		pr_debug("%s: mapped main_clk %s for %s\n", __func__,
			 __clk_get_name(clk), oh->name);
		oh->main_clk = __clk_get_name(clk);
848 849 850 851 852 853 854 855
		oh->_clk = clk;
		soc_ops.disable_direct_prcm(oh);
	} else {
		if (!oh->main_clk)
			return 0;

		oh->_clk = clk_get(NULL, oh->main_clk);
	}
856

857
	if (IS_ERR(oh->_clk)) {
858 859
		pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
			oh->name, oh->main_clk);
860
		return -EINVAL;
861
	}
862 863 864 865 866 867 868 869 870
	/*
	 * HACK: This needs a re-visit once clk_prepare() is implemented
	 * to do something meaningful. Today its just a no-op.
	 * If clk_prepare() is used at some point to do things like
	 * voltage scaling etc, then this would have to be moved to
	 * some point where subsystems like i2c and pmic become
	 * available.
	 */
	clk_prepare(oh->_clk);
871

872
	if (!_get_clkdm(oh))
873
		pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
874
			   oh->name, oh->main_clk);
875

876 877 878 879
	return ret;
}

/**
880
 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
881 882 883 884 885 886 887
 * @oh: struct omap_hwmod *
 *
 * Called from _init_clocks().  Populates the @oh OCP slave interface
 * clock pointers.  Returns 0 on success or -EINVAL on error.
 */
static int _init_interface_clks(struct omap_hwmod *oh)
{
888
	struct omap_hwmod_ocp_if *os;
889 890 891
	struct clk *c;
	int ret = 0;

892
	list_for_each_entry(os, &oh->slave_ports, node) {
893
		if (!os->clk)
894 895
			continue;

896 897
		c = clk_get(NULL, os->clk);
		if (IS_ERR(c)) {
898 899
			pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
				oh->name, os->clk);
900
			ret = -EINVAL;
901
			continue;
902
		}
903
		os->_clk = c;
904 905 906 907 908 909 910 911 912
		/*
		 * HACK: This needs a re-visit once clk_prepare() is implemented
		 * to do something meaningful. Today its just a no-op.
		 * If clk_prepare() is used at some point to do things like
		 * voltage scaling etc, then this would have to be moved to
		 * some point where subsystems like i2c and pmic become
		 * available.
		 */
		clk_prepare(os->_clk);
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
	}

	return ret;
}

/**
 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
 * @oh: struct omap_hwmod *
 *
 * Called from _init_clocks().  Populates the @oh omap_hwmod_opt_clk
 * clock pointers.  Returns 0 on success or -EINVAL on error.
 */
static int _init_opt_clks(struct omap_hwmod *oh)
{
	struct omap_hwmod_opt_clk *oc;
	struct clk *c;
	int i;
	int ret = 0;

	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
933 934
		c = clk_get(NULL, oc->clk);
		if (IS_ERR(c)) {
935 936
			pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
				oh->name, oc->clk);
937
			ret = -EINVAL;
938
			continue;
939
		}
940
		oc->_clk = c;
941 942 943 944 945 946 947 948 949
		/*
		 * HACK: This needs a re-visit once clk_prepare() is implemented
		 * to do something meaningful. Today its just a no-op.
		 * If clk_prepare() is used at some point to do things like
		 * voltage scaling etc, then this would have to be moved to
		 * some point where subsystems like i2c and pmic become
		 * available.
		 */
		clk_prepare(oc->_clk);
950 951 952 953 954
	}

	return ret;
}

955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
static void _enable_optional_clocks(struct omap_hwmod *oh)
{
	struct omap_hwmod_opt_clk *oc;
	int i;

	pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);

	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
		if (oc->_clk) {
			pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
				 __clk_get_name(oc->_clk));
			clk_enable(oc->_clk);
		}
}

static void _disable_optional_clocks(struct omap_hwmod *oh)
{
	struct omap_hwmod_opt_clk *oc;
	int i;

	pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);

	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
		if (oc->_clk) {
			pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
				 __clk_get_name(oc->_clk));
			clk_disable(oc->_clk);
		}
}

985 986 987 988 989 990 991 992 993
/**
 * _enable_clocks - enable hwmod main clock and interface clocks
 * @oh: struct omap_hwmod *
 *
 * Enables all clocks necessary for register reads and writes to succeed
 * on the hwmod @oh.  Returns 0.
 */
static int _enable_clocks(struct omap_hwmod *oh)
{
994
	struct omap_hwmod_ocp_if *os;
995 996 997

	pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);

998 999 1000
	if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
		_enable_optional_clocks(oh);

1001
	if (oh->_clk)
1002 1003
		clk_enable(oh->_clk);

1004
	list_for_each_entry(os, &oh->slave_ports, node) {
1005 1006
		if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
			clk_enable(os->_clk);
1007 1008 1009 1010 1011 1012 1013
	}

	/* The opt clocks are controlled by the device driver. */

	return 0;
}

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
/**
 * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
 * @oh: struct omap_hwmod *
 */
static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
{
	if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
		return true;

	return false;
}

/**
 * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
 * @oh: struct omap_hwmod *
 */
static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
{
	if (oh->prcm.omap4.clkctrl_offs)
		return true;

	if (!oh->prcm.omap4.clkctrl_offs &&
	    oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
		return true;

	return false;
}

1042 1043 1044 1045 1046 1047 1048 1049
/**
 * _disable_clocks - disable hwmod main clock and interface clocks
 * @oh: struct omap_hwmod *
 *
 * Disables the hwmod @oh main functional and interface clocks.  Returns 0.
 */
static int _disable_clocks(struct omap_hwmod *oh)
{
1050
	struct omap_hwmod_ocp_if *os;
1051 1052 1053

	pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);

1054
	if (oh->_clk)
1055 1056
		clk_disable(oh->_clk);

1057
	list_for_each_entry(os, &oh->slave_ports, node) {
1058 1059
		if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
			clk_disable(os->_clk);
1060 1061
	}

1062 1063 1064
	if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
		_disable_optional_clocks(oh);

1065 1066 1067 1068 1069
	/* The opt clocks are controlled by the device driver. */

	return 0;
}

1070
/**
1071
 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
1072 1073 1074 1075 1076
 * @oh: struct omap_hwmod *
 *
 * Enables the PRCM module mode related to the hwmod @oh.
 * No return value.
 */
1077
static void _omap4_enable_module(struct omap_hwmod *oh)
1078
{
1079 1080
	if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
	    _omap4_clkctrl_managed_by_clkfwk(oh))
1081 1082
		return;

1083 1084
	pr_debug("omap_hwmod: %s: %s: %d\n",
		 oh->name, __func__, oh->prcm.omap4.modulemode);
1085

1086 1087 1088
	omap_cm_module_enable(oh->prcm.omap4.modulemode,
			      oh->clkdm->prcm_partition,
			      oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
1089 1090
}

1091
/**
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
 * @oh: struct omap_hwmod *
 *
 * Wait for a module @oh to enter slave idle.  Returns 0 if the module
 * does not have an IDLEST bit or if the module successfully enters
 * slave idle; otherwise, pass along the return value of the
 * appropriate *_cm*_wait_module_idle() function.
 */
static int _omap4_wait_target_disable(struct omap_hwmod *oh)
{
1102
	if (!oh)
1103 1104
		return -EINVAL;

1105
	if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
1106 1107 1108 1109 1110
		return 0;

	if (oh->flags & HWMOD_NO_IDLEST)
		return 0;

1111 1112 1113 1114
	if (_omap4_clkctrl_managed_by_clkfwk(oh))
		return 0;

	if (!_omap4_has_clkctrl_clock(oh))
1115 1116
		return 0;

1117 1118 1119
	return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
					oh->clkdm->cm_inst,
					oh->prcm.omap4.clkctrl_offs, 0);
1120 1121
}

1122
/**
1123
 * _save_mpu_port_index - find and save the index to @oh's MPU port
1124 1125
 * @oh: struct omap_hwmod *
 *
1126 1127 1128 1129
 * Determines the array index of the OCP slave port that the MPU uses
 * to address the device, and saves it into the struct omap_hwmod.
 * Intended to be called during hwmod registration only. No return
 * value.
1130
 */
1131
static void __init _save_mpu_port_index(struct omap_hwmod *oh)
1132
{
1133
	struct omap_hwmod_ocp_if *os = NULL;
1134

1135
	if (!oh)
1136 1137 1138
		return;

	oh->_int_flags |= _HWMOD_NO_MPU_PORT;
1139

1140
	list_for_each_entry(os, &oh->slave_ports, node) {
1141
		if (os->user & OCP_USER_MPU) {
1142
			oh->_mpu_port = os;
1143
			oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
1144 1145 1146 1147
			break;
		}
	}

1148
	return;
1149 1150
}

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
/**
 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
 * @oh: struct omap_hwmod *
 *
 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
 * communicate with the IP block.  This interface need not be directly
 * connected to the MPU (and almost certainly is not), but is directly
 * connected to the IP block represented by @oh.  Returns a pointer
 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
 * error or if there does not appear to be a path from the MPU to this
 * IP block.
 */
static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
{
	if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
		return NULL;

1169
	return oh->_mpu_port;
1170 1171
};

1172
/**
1173
 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
1174 1175
 * @oh: struct omap_hwmod *
 *
1176 1177 1178 1179 1180 1181
 * Ensure that the OCP_SYSCONFIG register for the IP block represented
 * by @oh is set to indicate to the PRCM that the IP block is active.
 * Usually this means placing the module into smart-idle mode and
 * smart-standby, but if there is a bug in the automatic idle handling
 * for the IP block, it may need to be placed into the force-idle or
 * no-idle variants of these modes.  No return value.
1182
 */
1183
static void _enable_sysc(struct omap_hwmod *oh)
1184
{
1185
	u8 idlemode, sf;
1186
	u32 v;
1187
	bool clkdm_act;
1188
	struct clockdomain *clkdm;
1189

1190
	if (!oh->class->sysc)
1191 1192
		return;

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	/*
	 * Wait until reset has completed, this is needed as the IP
	 * block is reset automatically by hardware in some cases
	 * (off-mode for example), and the drivers require the
	 * IP to be ready when they access it
	 */
	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
		_enable_optional_clocks(oh);
	_wait_softreset_complete(oh);
	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
		_disable_optional_clocks(oh);

1205
	v = oh->_sysc_cache;
1206
	sf = oh->class->sysc->sysc_flags;
1207

1208
	clkdm = _get_clkdm(oh);
1209
	if (sf & SYSC_HAS_SIDLEMODE) {
1210 1211
		if (oh->flags & HWMOD_SWSUP_SIDLE ||
		    oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
			idlemode = HWMOD_IDLEMODE_NO;
		} else {
			if (sf & SYSC_HAS_ENAWAKEUP)
				_enable_wakeup(oh, &v);
			if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
			else
				idlemode = HWMOD_IDLEMODE_SMART;
		}

		/*
		 * This is special handling for some IPs like
		 * 32k sync timer. Force them to idle!
		 */
1226
		clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
1227 1228 1229
		if (clkdm_act && !(oh->class->sysc->idlemodes &
				   (SIDLE_SMART | SIDLE_SMART_WKUP)))
			idlemode = HWMOD_IDLEMODE_FORCE;
1230

1231 1232 1233
		_set_slave_idlemode(oh, idlemode, &v);
	}

1234
	if (sf & SYSC_HAS_MIDLEMODE) {
1235 1236 1237
		if (oh->flags & HWMOD_FORCE_MSTANDBY) {
			idlemode = HWMOD_IDLEMODE_FORCE;
		} else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1238 1239 1240 1241 1242 1243 1244 1245 1246
			idlemode = HWMOD_IDLEMODE_NO;
		} else {
			if (sf & SYSC_HAS_ENAWAKEUP)
				_enable_wakeup(oh, &v);
			if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
			else
				idlemode = HWMOD_IDLEMODE_SMART;
		}
1247 1248 1249
		_set_master_standbymode(oh, idlemode, &v);
	}

1250 1251 1252 1253 1254
	/*
	 * XXX The clock framework should handle this, by
	 * calling into this code.  But this must wait until the
	 * clock structures are tagged with omap_hwmod entries
	 */
1255 1256
	if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
	    (sf & SYSC_HAS_CLOCKACTIVITY))
1257
		_set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
1258

1259
	_write_sysconfig(v, oh);
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270

	/*
	 * Set the autoidle bit only after setting the smartidle bit
	 * Setting this will not have any impact on the other modules.
	 */
	if (sf & SYSC_HAS_AUTOIDLE) {
		idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
			0 : 1;
		_set_module_autoidle(oh, idlemode, &v);
		_write_sysconfig(v, oh);
	}
1271 1272 1273
}

/**
1274
 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
1275 1276 1277 1278 1279 1280 1281
 * @oh: struct omap_hwmod *
 *
 * If module is marked as SWSUP_SIDLE, force the module into slave
 * idle; otherwise, configure it for smart-idle.  If module is marked
 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
 * configure it for smart-standby.  No return value.
 */
1282
static void _idle_sysc(struct omap_hwmod *oh)
1283
{
1284
	u8 idlemode, sf;
1285 1286
	u32 v;

1287
	if (!oh->class->sysc)
1288 1289 1290
		return;

	v = oh->_sysc_cache;
1291
	sf = oh->class->sysc->sysc_flags;
1292

1293
	if (sf & SYSC_HAS_SIDLEMODE) {
1294
		if (oh->flags & HWMOD_SWSUP_SIDLE) {
1295
			idlemode = HWMOD_IDLEMODE_FORCE;
1296 1297 1298 1299 1300 1301 1302 1303
		} else {
			if (sf & SYSC_HAS_ENAWAKEUP)
				_enable_wakeup(oh, &v);
			if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
			else
				idlemode = HWMOD_IDLEMODE_SMART;
		}
1304 1305 1306
		_set_slave_idlemode(oh, idlemode, &v);
	}

1307
	if (sf & SYSC_HAS_MIDLEMODE) {
1308 1309
		if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
		    (oh->flags & HWMOD_FORCE_MSTANDBY)) {
1310 1311 1312 1313 1314 1315 1316 1317 1318
			idlemode = HWMOD_IDLEMODE_FORCE;
		} else {
			if (sf & SYSC_HAS_ENAWAKEUP)
				_enable_wakeup(oh, &v);
			if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
			else
				idlemode = HWMOD_IDLEMODE_SMART;
		}
1319 1320 1321
		_set_master_standbymode(oh, idlemode, &v);
	}

1322 1323 1324
	/* If the cached value is the same as the new value, skip the write */
	if (oh->_sysc_cache != v)
		_write_sysconfig(v, oh);
1325 1326 1327
}

/**
1328
 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
1329 1330 1331 1332 1333
 * @oh: struct omap_hwmod *
 *
 * Force the module into slave idle and master suspend. No return
 * value.
 */
1334
static void _shutdown_sysc(struct omap_hwmod *oh)
1335 1336
{
	u32 v;
1337
	u8 sf;
1338

1339
	if (!oh->class->sysc)
1340 1341 1342
		return;

	v = oh->_sysc_cache;
1343
	sf = oh->class->sysc->sysc_flags;
1344

1345
	if (sf & SYSC_HAS_SIDLEMODE)
1346 1347
		_set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);

1348
	if (sf & SYSC_HAS_MIDLEMODE)
1349 1350
		_set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);

1351
	if (sf & SYSC_HAS_AUTOIDLE)
1352
		_set_module_autoidle(oh, 1, &v);
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

	_write_sysconfig(v, oh);
}

/**
 * _lookup - find an omap_hwmod by name
 * @name: find an omap_hwmod by name
 *
 * Return a pointer to an omap_hwmod by name, or NULL if not found.
 */
static struct omap_hwmod *_lookup(const char *name)
{
	struct omap_hwmod *oh, *temp_oh;

	oh = NULL;

	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
		if (!strcmp(name, temp_oh->name)) {
			oh = temp_oh;
			break;
		}
	}

	return oh;
}
1378

1379 1380 1381 1382 1383 1384
/**
 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
 * @oh: struct omap_hwmod *
 *
 * Convert a clockdomain name stored in a struct omap_hwmod into a
 * clockdomain pointer, and save it into the struct omap_hwmod.
1385
 * Return -EINVAL if the clkdm_name lookup failed.
1386 1387 1388
 */
static int _init_clkdm(struct omap_hwmod *oh)
{
1389 1390
	if (!oh->clkdm_name) {
		pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
1391
		return 0;
1392
	}
1393 1394 1395

	oh->clkdm = clkdm_lookup(oh->clkdm_name);
	if (!oh->clkdm) {
1396
		pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
1397
			oh->name, oh->clkdm_name);
1398
		return 0;
1399 1400 1401 1402 1403 1404 1405
	}

	pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
		oh->name, oh->clkdm_name);

	return 0;
}
1406 1407

/**
1408 1409
 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
 * well the clockdomain.
1410
 * @oh: struct omap_hwmod *
1411
 * @np: device_node mapped to this hwmod
1412
 *
1413
 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
1414 1415
 * Resolves all clock names embedded in the hwmod.  Returns 0 on
 * success, or a negative error code on failure.
1416
 */
1417
static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
1418 1419 1420
{
	int ret = 0;

1421 1422
	if (oh->_state != _HWMOD_STATE_REGISTERED)
		return 0;
1423 1424 1425

	pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);

1426 1427 1428
	if (soc_ops.init_clkdm)
		ret |= soc_ops.init_clkdm(oh);

1429 1430 1431 1432
	ret |= _init_main_clk(oh);
	ret |= _init_interface_clks(oh);
	ret |= _init_opt_clks(oh);

1433 1434
	if (!ret)
		oh->_state = _HWMOD_STATE_CLKS_INITED;
1435
	else
1436
		pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
1437

1438
	return ret;
1439 1440
}

1441
/**
1442
 * _lookup_hardreset - fill register bit info for this hwmod/reset line
1443 1444
 * @oh: struct omap_hwmod *
 * @name: name of the reset line in the context of this hwmod
1445
 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
1446 1447 1448 1449
 *
 * Return the bit position of the reset line that match the
 * input name. Return -ENOENT if not found.
 */
1450 1451
static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
			     struct omap_hwmod_rst_info *ohri)
1452 1453 1454 1455 1456 1457
{
	int i;

	for (i = 0; i < oh->rst_lines_cnt; i++) {
		const char *rst_line = oh->rst_lines[i].name;
		if (!strcmp(rst_line, name)) {
1458 1459 1460 1461 1462
			ohri->rst_shift = oh->rst_lines[i].rst_shift;
			ohri->st_shift = oh->rst_lines[i].st_shift;
			pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
				 oh->name, __func__, rst_line, ohri->rst_shift,
				 ohri->st_shift);
1463

1464
			return 0;
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
		}
	}

	return -ENOENT;
}

/**
 * _assert_hardreset - assert the HW reset line of submodules
 * contained in the hwmod module.
 * @oh: struct omap_hwmod *
 * @name: name of the reset line to lookup and assert
 *
1477 1478 1479 1480 1481 1482
 * Some IP like dsp, ipu or iva contain processor that require an HW
 * reset line to be assert / deassert in order to enable fully the IP.
 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
 * asserting the hardreset line on the currently-booted SoC, or passes
 * along the return value from _lookup_hardreset() or the SoC's
 * assert_hardreset code.
1483 1484 1485
 */
static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
{
1486
	struct omap_hwmod_rst_info ohri;
1487
	int ret = -EINVAL;
1488 1489 1490 1491

	if (!oh)
		return -EINVAL;

1492 1493 1494
	if (!soc_ops.assert_hardreset)
		return -ENOSYS;

1495
	ret = _lookup_hardreset(oh, name, &ohri);
1496
	if (ret < 0)
1497
		return ret;
1498

1499 1500 1501
	ret = soc_ops.assert_hardreset(oh, &ohri);

	return ret;
1502 1503 1504 1505 1506 1507 1508 1509
}

/**
 * _deassert_hardreset - deassert the HW reset line of submodules contained
 * in the hwmod module.
 * @oh: struct omap_hwmod *
 * @name: name of the reset line to look up and deassert
 *
1510 1511 1512 1513 1514 1515
 * Some IP like dsp, ipu or iva contain processor that require an HW
 * reset line to be assert / deassert in order to enable fully the IP.
 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
 * deasserting the hardreset line on the currently-booted SoC, or passes
 * along the return value from _lookup_hardreset() or the SoC's
 * deassert_hardreset code.
1516 1517 1518
 */
static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
{
1519
	struct omap_hwmod_rst_info ohri;
1520
	int ret = -EINVAL;
1521 1522 1523 1524

	if (!oh)
		return -EINVAL;

1525 1526 1527
	if (!soc_ops.deassert_hardreset)
		return -ENOSYS;

1528
	ret = _lookup_hardreset(oh, name, &ohri);
1529
	if (ret < 0)
1530
		return ret;
1531

1532 1533 1534 1535 1536 1537
	if (oh->clkdm) {
		/*
		 * A clockdomain must be in SW_SUP otherwise reset
		 * might not be completed. The clockdomain can be set
		 * in HW_AUTO only when the module become ready.
		 */
1538
		clkdm_deny_idle(oh->clkdm);
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		ret = clkdm_hwmod_enable(oh->clkdm, oh);
		if (ret) {
			WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
			     oh->name, oh->clkdm->name, ret);
			return ret;
		}
	}

	_enable_clocks(oh);
	if (soc_ops.enable_module)
		soc_ops.enable_module(oh);

1551
	ret = soc_ops.deassert_hardreset(oh, &ohri);
1552 1553 1554 1555 1556

	if (soc_ops.disable_module)
		soc_ops.disable_module(oh);
	_disable_clocks(oh);

1557
	if (ret == -EBUSY)
1558
		pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
1559

1560
	if (oh->clkdm) {
1561 1562 1563 1564
		/*
		 * Set the clockdomain to HW_AUTO, assuming that the
		 * previous state was HW_AUTO.
		 */
1565
		clkdm_allow_idle(oh->clkdm);
1566 1567

		clkdm_hwmod_disable(oh->clkdm, oh);
1568 1569
	}

1570
	return ret;
1571 1572 1573 1574 1575 1576 1577 1578
}

/**
 * _read_hardreset - read the HW reset line state of submodules
 * contained in the hwmod module
 * @oh: struct omap_hwmod *
 * @name: name of the reset line to look up and read
 *
1579 1580 1581 1582 1583
 * Return the state of the reset line.  Returns -EINVAL if @oh is
 * null, -ENOSYS if we have no way of reading the hardreset line
 * status on the currently-booted SoC, or passes along the return
 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
 * code.
1584 1585 1586
 */
static int _read_hardreset(struct omap_hwmod *oh, const char *name)
{
1587
	struct omap_hwmod_rst_info ohri;
1588
	int ret = -EINVAL;
1589 1590 1591 1592

	if (!oh)
		return -EINVAL;

1593 1594 1595
	if (!soc_ops.is_hardreset_asserted)
		return -ENOSYS;

1596
	ret = _lookup_hardreset(oh, name, &ohri);
1597
	if (ret < 0)
1598
		return ret;
1599

1600
	return soc_ops.is_hardreset_asserted(oh, &ohri);
1601 1602
}

1603
/**
1604
 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
1605 1606
 * @oh: struct omap_hwmod *
 *
1607 1608 1609
 * If all hardreset lines associated with @oh are asserted, then return true.
 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
 * associated with @oh are asserted, then return false.
1610
 * This function is used to avoid executing some parts of the IP block
1611
 * enable/disable sequence if its hardreset line is set.
1612
 */
1613
static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
1614
{
1615
	int i, rst_cnt = 0;
1616 1617 1618 1619 1620 1621

	if (oh->rst_lines_cnt == 0)
		return false;

	for (i = 0; i < oh->rst_lines_cnt; i++)
		if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1622 1623 1624 1625
			rst_cnt++;

	if (oh->rst_lines_cnt == rst_cnt)
		return true;
1626 1627 1628 1629

	return false;
}

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
/**
 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
 * hard-reset
 * @oh: struct omap_hwmod *
 *
 * If any hardreset lines associated with @oh are asserted, then
 * return true.  Otherwise, if no hardreset lines associated with @oh
 * are asserted, or if @oh has no hardreset lines, then return false.
 * This function is used to avoid executing some parts of the IP block
 * enable/disable sequence if any hardreset line is set.
 */
static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
{
	int rst_cnt = 0;
	int i;

	for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
		if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
			rst_cnt++;

	return (rst_cnt) ? true : false;
}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
/**
 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
 * @oh: struct omap_hwmod *
 *
 * Disable the PRCM module mode related to the hwmod @oh.
 * Return EINVAL if the modulemode is not supported and 0 in case of success.
 */
static int _omap4_disable_module(struct omap_hwmod *oh)
{
	int v;

1664 1665
	if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
	    _omap4_clkctrl_managed_by_clkfwk(oh))
1666 1667
		return -EINVAL;

1668 1669 1670 1671
	/*
	 * Since integration code might still be doing something, only
	 * disable if all lines are under hardreset.
	 */
1672
	if (_are_any_hardreset_lines_asserted(oh))
1673 1674
		return 0;

1675 1676
	pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);

1677 1678
	omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
			       oh->prcm.omap4.clkctrl_offs);
1679 1680 1681 1682 1683 1684 1685 1686 1687

	v = _omap4_wait_target_disable(oh);
	if (v)
		pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
			oh->name);

	return 0;
}

1688
/**
1689
 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
1690 1691 1692
 * @oh: struct omap_hwmod *
 *
 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit.  hwmod must be
1693 1694 1695
 * enabled for this to work.  Returns -ENOENT if the hwmod cannot be
 * reset this way, -EINVAL if the hwmod is in the wrong state,
 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1696 1697
 *
 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
1698
 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
1699 1700
 * use the SYSCONFIG softreset bit to provide the status.
 *
1701 1702
 * Note that some IP like McBSP do have reset control but don't have
 * reset status.
1703
 */
1704
static int _ocp_softreset(struct omap_hwmod *oh)
1705
{
1706
	u32 v;
1707
	int c = 0;
1708
	int ret = 0;
1709

1710
	if (!oh->class->sysc ||
1711
	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
1712
		return -ENOENT;
1713 1714 1715

	/* clocks must be on for this operation */
	if (oh->_state != _HWMOD_STATE_ENABLED) {
P
Paul Walmsley 已提交
1716 1717
		pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
			oh->name);
1718 1719 1720
		return -EINVAL;
	}

1721 1722 1723 1724
	/* For some modules, all optionnal clocks need to be enabled as well */
	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
		_enable_optional_clocks(oh);

1725
	pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
1726 1727

	v = oh->_sysc_cache;
1728 1729 1730
	ret = _set_softreset(oh, &v);
	if (ret)
		goto dis_opt_clks;
1731

1732 1733
	_write_sysconfig(v, oh);

1734 1735 1736
	if (oh->class->sysc->srst_udelay)
		udelay(oh->class->sysc->srst_udelay);

1737
	c = _wait_softreset_complete(oh);
1738
	if (c == MAX_MODULE_SOFTRESET_WAIT) {
1739 1740
		pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
			oh->name, MAX_MODULE_SOFTRESET_WAIT);
1741 1742 1743
		ret = -ETIMEDOUT;
		goto dis_opt_clks;
	} else {
1744
		pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
1745 1746 1747 1748 1749 1750 1751
	}

	ret = _clear_softreset(oh, &v);
	if (ret)
		goto dis_opt_clks;

	_write_sysconfig(v, oh);
1752 1753 1754 1755 1756 1757

	/*
	 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
	 * _wait_target_ready() or _reset()
	 */

1758 1759 1760 1761 1762
dis_opt_clks:
	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
		_disable_optional_clocks(oh);

	return ret;
1763 1764
}

1765 1766 1767 1768
/**
 * _reset - reset an omap_hwmod
 * @oh: struct omap_hwmod *
 *
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
 * Resets an omap_hwmod @oh.  If the module has a custom reset
 * function pointer defined, then call it to reset the IP block, and
 * pass along its return value to the caller.  Otherwise, if the IP
 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
 * associated with it, call a function to reset the IP block via that
 * method, and pass along the return value to the caller.  Finally, if
 * the IP block has some hardreset lines associated with it, assert
 * all of those, but do _not_ deassert them. (This is because driver
 * authors have expressed an apparent requirement to control the
 * deassertion of the hardreset lines themselves.)
 *
 * The default software reset mechanism for most OMAP IP blocks is
 * triggered via the OCP_SYSCONFIG.SOFTRESET bit.  However, some
 * hwmods cannot be reset via this method.  Some are not targets and
 * therefore have no OCP header registers to access.  Others (like the
 * IVA) have idiosyncratic reset sequences.  So for these relatively
 * rare cases, custom reset code can be supplied in the struct
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
 * omap_hwmod_class .reset function pointer.
 *
 * _set_dmadisable() is called to set the DMADISABLE bit so that it
 * does not prevent idling of the system. This is necessary for cases
 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
 * kernel without disabling dma.
 *
 * Passes along the return value from either _ocp_softreset() or the
 * custom reset function - these must return -EINVAL if the hwmod
 * cannot be reset this way or if the hwmod is in the wrong state,
 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1797 1798 1799
 */
static int _reset(struct omap_hwmod *oh)
{
1800
	int i, r;
1801 1802 1803

	pr_debug("omap_hwmod: %s: resetting\n", oh->name);

1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	if (oh->class->reset) {
		r = oh->class->reset(oh);
	} else {
		if (oh->rst_lines_cnt > 0) {
			for (i = 0; i < oh->rst_lines_cnt; i++)
				_assert_hardreset(oh, oh->rst_lines[i].name);
			return 0;
		} else {
			r = _ocp_softreset(oh);
			if (r == -ENOENT)
				r = 0;
		}
	}

1818 1819
	_set_dmadisable(oh);

1820
	/*
1821 1822 1823
	 * OCP_SYSCONFIG bits need to be reprogrammed after a
	 * softreset.  The _enable() function should be split to avoid
	 * the rewrite of the OCP_SYSCONFIG register.
1824
	 */
1825 1826 1827 1828 1829
	if (oh->class->sysc) {
		_update_sysc_cache(oh);
		_enable_sysc(oh);
	}

1830
	return r;
1831 1832
}

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
/**
 * _omap4_update_context_lost - increment hwmod context loss counter if
 * hwmod context was lost, and clear hardware context loss reg
 * @oh: hwmod to check for context loss
 *
 * If the PRCM indicates that the hwmod @oh lost context, increment
 * our in-memory context loss counter, and clear the RM_*_CONTEXT
 * bits. No return value.
 */
static void _omap4_update_context_lost(struct omap_hwmod *oh)
{
	if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
		return;

	if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
					  oh->clkdm->pwrdm.ptr->prcm_offs,
					  oh->prcm.omap4.context_offs))
		return;

	oh->prcm.omap4.context_lost_counter++;
	prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
					 oh->clkdm->pwrdm.ptr->prcm_offs,
					 oh->prcm.omap4.context_offs);
}

/**
 * _omap4_get_context_lost - get context loss counter for a hwmod
 * @oh: hwmod to get context loss counter for
 *
 * Returns the in-memory context loss counter for a hwmod.
 */
static int _omap4_get_context_lost(struct omap_hwmod *oh)
{
	return oh->prcm.omap4.context_lost_counter;
}

1869 1870 1871 1872 1873 1874 1875 1876 1877
/**
 * _enable_preprogram - Pre-program an IP block during the _enable() process
 * @oh: struct omap_hwmod *
 *
 * Some IP blocks (such as AESS) require some additional programming
 * after enable before they can enter idle.  If a function pointer to
 * do so is present in the hwmod data, then call it and pass along the
 * return value; otherwise, return 0.
 */
1878
static int _enable_preprogram(struct omap_hwmod *oh)
1879 1880 1881 1882 1883 1884 1885
{
	if (!oh->class->enable_preprogram)
		return 0;

	return oh->class->enable_preprogram(oh);
}

1886
/**
1887
 * _enable - enable an omap_hwmod
1888 1889 1890
 * @oh: struct omap_hwmod *
 *
 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
1891 1892
 * register target.  Returns -EINVAL if the hwmod is in the wrong
 * state or passes along the return value of _wait_target_ready().
1893
 */
1894
static int _enable(struct omap_hwmod *oh)
1895
{
1896
	int r;
1897

1898 1899
	pr_debug("omap_hwmod: %s: enabling\n", oh->name);

1900
	/*
1901
	 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
1902
	 * state at init.
1903 1904 1905 1906 1907 1908
	 */
	if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
		oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
		return 0;
	}

1909 1910 1911
	if (oh->_state != _HWMOD_STATE_INITIALIZED &&
	    oh->_state != _HWMOD_STATE_IDLE &&
	    oh->_state != _HWMOD_STATE_DISABLED) {
1912 1913
		WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
			oh->name);
1914 1915 1916
		return -EINVAL;
	}

1917
	/*
1918
	 * If an IP block contains HW reset lines and all of them are
1919 1920 1921 1922 1923 1924
	 * asserted, we let integration code associated with that
	 * block handle the enable.  We've received very little
	 * information on what those driver authors need, and until
	 * detailed information is provided and the driver code is
	 * posted to the public lists, this is probably the best we
	 * can do.
1925
	 */
1926
	if (_are_all_hardreset_lines_asserted(oh))
1927
		return 0;
1928

1929
	_add_initiator_dep(oh, mpu_oh);
1930

1931 1932 1933 1934 1935 1936
	if (oh->clkdm) {
		/*
		 * A clockdomain must be in SW_SUP before enabling
		 * completely the module. The clockdomain can be set
		 * in HW_AUTO only when the module become ready.
		 */
1937
		clkdm_deny_idle(oh->clkdm);
1938 1939 1940 1941 1942 1943
		r = clkdm_hwmod_enable(oh->clkdm, oh);
		if (r) {
			WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
			     oh->name, oh->clkdm->name, r);
			return r;
		}
1944
	}
1945 1946

	_enable_clocks(oh);
1947 1948
	if (soc_ops.enable_module)
		soc_ops.enable_module(oh);
1949
	if (oh->flags & HWMOD_BLOCK_WFI)
T
Thomas Gleixner 已提交
1950
		cpu_idle_poll_ctrl(true);
1951

1952 1953 1954
	if (soc_ops.update_context_lost)
		soc_ops.update_context_lost(oh);

1955 1956
	r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
		-EINVAL;
1957
	if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
1958
		clkdm_allow_idle(oh->clkdm);
1959

1960
	if (!r) {
1961 1962 1963 1964 1965 1966 1967 1968
		oh->_state = _HWMOD_STATE_ENABLED;

		/* Access the sysconfig only if the target is ready */
		if (oh->class->sysc) {
			if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
				_update_sysc_cache(oh);
			_enable_sysc(oh);
		}
1969
		r = _enable_preprogram(oh);
1970
	} else {
1971 1972
		if (soc_ops.disable_module)
			soc_ops.disable_module(oh);
1973
		_disable_clocks(oh);
1974 1975
		pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
		       oh->name, r);
1976

1977 1978
		if (oh->clkdm)
			clkdm_hwmod_disable(oh->clkdm, oh);
1979 1980
	}

1981 1982 1983 1984
	return r;
}

/**
1985
 * _idle - idle an omap_hwmod
1986 1987 1988
 * @oh: struct omap_hwmod *
 *
 * Idles an omap_hwmod @oh.  This should be called once the hwmod has
1989 1990
 * no further work.  Returns -EINVAL if the hwmod is in the wrong
 * state or returns 0.
1991
 */
1992
static int _idle(struct omap_hwmod *oh)
1993
{
1994 1995 1996 1997 1998
	if (oh->flags & HWMOD_NO_IDLE) {
		oh->_int_flags |= _HWMOD_SKIP_ENABLE;
		return 0;
	}

1999 2000
	pr_debug("omap_hwmod: %s: idling\n", oh->name);

2001 2002 2003
	if (_are_all_hardreset_lines_asserted(oh))
		return 0;

2004
	if (oh->_state != _HWMOD_STATE_ENABLED) {
2005 2006
		WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
			oh->name);
2007 2008 2009
		return -EINVAL;
	}

2010
	if (oh->class->sysc)
2011
		_idle_sysc(oh);
2012
	_del_initiator_dep(oh, mpu_oh);
2013

2014 2015 2016 2017 2018 2019
	/*
	 * If HWMOD_CLKDM_NOAUTO is set then we don't
	 * deny idle the clkdm again since idle was already denied
	 * in _enable()
	 */
	if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
2020 2021
		clkdm_deny_idle(oh->clkdm);

2022
	if (oh->flags & HWMOD_BLOCK_WFI)
T
Thomas Gleixner 已提交
2023
		cpu_idle_poll_ctrl(false);
2024 2025
	if (soc_ops.disable_module)
		soc_ops.disable_module(oh);
2026

2027 2028 2029 2030 2031 2032 2033
	/*
	 * The module must be in idle mode before disabling any parents
	 * clocks. Otherwise, the parent clock might be disabled before
	 * the module transition is done, and thus will prevent the
	 * transition to complete properly.
	 */
	_disable_clocks(oh);
2034 2035
	if (oh->clkdm) {
		clkdm_allow_idle(oh->clkdm);
2036
		clkdm_hwmod_disable(oh->clkdm, oh);
2037
	}
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

	oh->_state = _HWMOD_STATE_IDLE;

	return 0;
}

/**
 * _shutdown - shutdown an omap_hwmod
 * @oh: struct omap_hwmod *
 *
 * Shut down an omap_hwmod @oh.  This should be called when the driver
 * used for the hwmod is removed or unloaded or if the driver is not
 * used by the system.  Returns -EINVAL if the hwmod is in the wrong
 * state or returns 0.
 */
static int _shutdown(struct omap_hwmod *oh)
{
2055
	int ret, i;
2056 2057
	u8 prev_state;

2058 2059 2060
	if (_are_all_hardreset_lines_asserted(oh))
		return 0;

2061 2062
	if (oh->_state != _HWMOD_STATE_IDLE &&
	    oh->_state != _HWMOD_STATE_ENABLED) {
2063 2064
		WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
			oh->name);
2065 2066 2067 2068 2069
		return -EINVAL;
	}

	pr_debug("omap_hwmod: %s: disabling\n", oh->name);

2070 2071 2072
	if (oh->class->pre_shutdown) {
		prev_state = oh->_state;
		if (oh->_state == _HWMOD_STATE_IDLE)
2073
			_enable(oh);
2074 2075 2076
		ret = oh->class->pre_shutdown(oh);
		if (ret) {
			if (prev_state == _HWMOD_STATE_IDLE)
2077
				_idle(oh);
2078 2079 2080 2081
			return ret;
		}
	}

2082 2083 2084
	if (oh->class->sysc) {
		if (oh->_state == _HWMOD_STATE_IDLE)
			_enable(oh);
2085
		_shutdown_sysc(oh);
2086
	}
2087

2088 2089 2090 2091
	/* clocks and deps are already disabled in idle */
	if (oh->_state == _HWMOD_STATE_ENABLED) {
		_del_initiator_dep(oh, mpu_oh);
		/* XXX what about the other system initiators here? dma, dsp */
2092
		if (oh->flags & HWMOD_BLOCK_WFI)
T
Thomas Gleixner 已提交
2093
			cpu_idle_poll_ctrl(false);
2094 2095
		if (soc_ops.disable_module)
			soc_ops.disable_module(oh);
2096
		_disable_clocks(oh);
2097 2098
		if (oh->clkdm)
			clkdm_hwmod_disable(oh->clkdm, oh);
2099
	}
2100 2101
	/* XXX Should this code also force-disable the optional clocks? */

2102 2103
	for (i = 0; i < oh->rst_lines_cnt; i++)
		_assert_hardreset(oh, oh->rst_lines[i].name);
2104

2105 2106 2107 2108 2109
	oh->_state = _HWMOD_STATE_DISABLED;

	return 0;
}

2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
static int of_dev_find_hwmod(struct device_node *np,
			     struct omap_hwmod *oh)
{
	int count, i, res;
	const char *p;

	count = of_property_count_strings(np, "ti,hwmods");
	if (count < 1)
		return -ENODEV;

	for (i = 0; i < count; i++) {
		res = of_property_read_string_index(np, "ti,hwmods",
						    i, &p);
		if (res)
			continue;
		if (!strcmp(p, oh->name)) {
2126 2127
			pr_debug("omap_hwmod: dt %pOFn[%i] uses hwmod %s\n",
				 np, i, oh->name);
2128 2129 2130 2131 2132 2133 2134
			return i;
		}
	}

	return -ENODEV;
}

2135 2136 2137 2138
/**
 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
 * @np: struct device_node *
 * @oh: struct omap_hwmod *
2139 2140
 * @index: index of the entry found
 * @found: struct device_node * found or NULL
2141 2142 2143
 *
 * Parse the dt blob and find out needed hwmod. Recursive function is
 * implemented to take care hierarchical dt blob parsing.
2144
 * Return: Returns 0 on success, -ENODEV when not found.
2145
 */
2146 2147 2148 2149
static int of_dev_hwmod_lookup(struct device_node *np,
			       struct omap_hwmod *oh,
			       int *index,
			       struct device_node **found)
2150
{
2151 2152 2153 2154 2155 2156 2157 2158 2159
	struct device_node *np0 = NULL;
	int res;

	res = of_dev_find_hwmod(np, oh);
	if (res >= 0) {
		*found = np;
		*index = res;
		return 0;
	}
2160 2161

	for_each_child_of_node(np, np0) {
2162 2163 2164 2165 2166 2167 2168 2169
		struct device_node *fc;
		int i;

		res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
		if (res == 0) {
			*found = fc;
			*index = i;
			return 0;
2170 2171
		}
	}
2172 2173 2174 2175 2176

	*found = NULL;
	*index = 0;

	return -ENODEV;
2177 2178
}

2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
/**
 * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
 *
 * @oh: struct omap_hwmod *
 * @np: struct device_node *
 *
 * Fix up module register offsets for modules with mpu_rt_idx.
 * Only needed for cpsw with interconnect target module defined
 * in device tree while still using legacy hwmod platform data
 * for rev, sysc and syss registers.
 *
 * Can be removed when all cpsw hwmod platform data has been
 * dropped.
 */
static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
				      struct device_node *np,
				      struct resource *res)
{
	struct device_node *child = NULL;
	int error;

	child = of_get_next_child(np, child);
	if (!child)
		return;

	error = of_address_to_resource(child, oh->mpu_rt_idx, res);
	if (error)
		pr_err("%s: error mapping mpu_rt_idx: %i\n",
		       __func__, error);
}

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
/**
 * omap_hwmod_parse_module_range - map module IO range from device tree
 * @oh: struct omap_hwmod *
 * @np: struct device_node *
 *
 * Parse the device tree range an interconnect target module provides
 * for it's child device IP blocks. This way we can support the old
 * "ti,hwmods" property with just dts data without a need for platform
 * data for IO resources. And we don't need all the child IP device
 * nodes available in the dts.
 */
int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
				  struct device_node *np,
				  struct resource *res)
{
	struct property *prop;
	const __be32 *ranges;
	const char *name;
	u32 nr_addr, nr_size;
	u64 base, size;
	int len, error;

	if (!res)
		return -EINVAL;

	ranges = of_get_property(np, "ranges", &len);
	if (!ranges)
		return -ENOENT;

	len /= sizeof(*ranges);

	if (len < 3)
		return -EINVAL;

	of_property_for_each_string(np, "compatible", prop, name)
		if (!strncmp("ti,sysc-", name, 8))
			break;

	if (!name)
		return -ENOENT;

	error = of_property_read_u32(np, "#address-cells", &nr_addr);
	if (error)
		return -ENOENT;

	error = of_property_read_u32(np, "#size-cells", &nr_size);
	if (error)
		return -ENOENT;

	if (nr_addr != 1 || nr_size != 1) {
2260 2261
		pr_err("%s: invalid range for %s->%pOFn\n", __func__,
		       oh->name, np);
2262 2263 2264 2265 2266 2267 2268
		return -EINVAL;
	}

	ranges++;
	base = of_translate_address(np, ranges++);
	size = be32_to_cpup(ranges);

2269 2270
	pr_debug("omap_hwmod: %s %pOFn at 0x%llx size 0x%llx\n",
		 oh->name, np, base, size);
2271

2272 2273 2274 2275 2276 2277
	if (oh && oh->mpu_rt_idx) {
		omap_hwmod_fix_mpu_rt_idx(oh, np, res);

		return 0;
	}

2278 2279 2280 2281 2282 2283 2284
	res->start = base;
	res->end = base + size - 1;
	res->flags = IORESOURCE_MEM;

	return 0;
}

2285 2286 2287
/**
 * _init_mpu_rt_base - populate the virtual address for a hwmod
 * @oh: struct omap_hwmod * to locate the virtual address
2288
 * @data: (unused, caller should pass NULL)
2289
 * @index: index of the reg entry iospace in device tree
2290
 * @np: struct device_node * of the IP block's device node in the DT data
2291 2292 2293 2294
 *
 * Cache the virtual address used by the MPU to access this IP block's
 * registers.  This address is needed early so the OCP registers that
 * are part of the device's address space can be ioremapped properly.
2295
 *
2296 2297 2298
 * If SYSC access is not needed, the registers will not be remapped
 * and non-availability of MPU access is not treated as an error.
 *
2299 2300
 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
 * -ENXIO on absent or invalid register target address space.
2301
 */
2302
static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
2303
				    int index, struct device_node *np)
2304
{
2305
	void __iomem *va_start = NULL;
2306 2307
	struct resource res;
	int error;
2308 2309

	if (!oh)
2310
		return -EINVAL;
2311

2312 2313
	_save_mpu_port_index(oh);

2314 2315 2316 2317 2318
	/* if we don't need sysc access we don't need to ioremap */
	if (!oh->class->sysc)
		return 0;

	/* we can't continue without MPU PORT if we need sysc access */
2319
	if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2320
		return -ENXIO;
2321

2322 2323 2324
	if (!np) {
		pr_err("omap_hwmod: %s: no dt node\n", oh->name);
		return -ENXIO;
2325 2326
	}

2327 2328 2329 2330 2331 2332 2333 2334
	/* Do we have a dts range for the interconnect target module? */
	error = omap_hwmod_parse_module_range(oh, np, &res);
	if (!error)
		va_start = ioremap(res.start, resource_size(&res));

	/* No ranges, rely on device reg entry */
	if (!va_start)
		va_start = of_iomap(np, index + oh->mpu_rt_idx);
2335
	if (!va_start) {
2336 2337
		pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
		       oh->name, index, np);
2338
		return -ENXIO;
2339 2340 2341 2342 2343 2344
	}

	pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
		 oh->name, va_start);

	oh->_mpu_rt_va = va_start;
2345
	return 0;
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
}

/**
 * _init - initialize internal data for the hwmod @oh
 * @oh: struct omap_hwmod *
 * @n: (unused)
 *
 * Look up the clocks and the address space used by the MPU to access
 * registers belonging to the hwmod @oh.  @oh must already be
 * registered at this point.  This is the first of two phases for
 * hwmod initialization.  Code called here does not touch any hardware
 * registers, it simply prepares internal data structures.  Returns 0
2358 2359
 * upon success or if the hwmod isn't registered or if the hwmod's
 * address space is not defined, or -EINVAL upon failure.
2360 2361 2362
 */
static int __init _init(struct omap_hwmod *oh, void *data)
{
2363
	int r, index;
2364
	struct device_node *np = NULL;
2365
	struct device_node *bus;
2366 2367 2368 2369

	if (oh->_state != _HWMOD_STATE_REGISTERED)
		return 0;

2370 2371 2372
	bus = of_find_node_by_name(NULL, "ocp");
	if (!bus)
		return -ENODEV;
2373

2374 2375 2376 2377
	r = of_dev_hwmod_lookup(bus, oh, &index, &np);
	if (r)
		pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
	else if (np && index)
2378 2379
		pr_warn("omap_hwmod: %s using broken dt data from %pOFn\n",
			oh->name, np);
2380

2381 2382 2383 2384 2385
	r = _init_mpu_rt_base(oh, NULL, index, np);
	if (r < 0) {
		WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
		     oh->name);
		return 0;
2386
	}
2387

2388
	r = _init_clocks(oh, np);
2389
	if (r < 0) {
2390 2391 2392 2393
		WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
		return -EINVAL;
	}

2394
	if (np) {
2395 2396 2397 2398
		if (of_find_property(np, "ti,no-reset-on-init", NULL))
			oh->flags |= HWMOD_INIT_NO_RESET;
		if (of_find_property(np, "ti,no-idle-on-init", NULL))
			oh->flags |= HWMOD_INIT_NO_IDLE;
2399 2400
		if (of_find_property(np, "ti,no-idle", NULL))
			oh->flags |= HWMOD_NO_IDLE;
2401
	}
2402

2403 2404 2405 2406 2407
	oh->_state = _HWMOD_STATE_INITIALIZED;

	return 0;
}

2408
/**
2409
 * _setup_iclk_autoidle - configure an IP block's interface clocks
2410 2411
 * @oh: struct omap_hwmod *
 *
2412 2413 2414
 * Set up the module's interface clocks.  XXX This function is still mostly
 * a stub; implementing this properly requires iclk autoidle usecounting in
 * the clock code.   No return value.
2415
 */
2416
static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
2417
{
2418
	struct omap_hwmod_ocp_if *os;
2419

2420
	if (oh->_state != _HWMOD_STATE_INITIALIZED)
2421
		return;
2422

2423
	list_for_each_entry(os, &oh->slave_ports, node) {
2424
		if (!os->_clk)
2425
			continue;
2426

2427 2428 2429 2430
		if (os->flags & OCPIF_SWSUP_IDLE) {
			/* XXX omap_iclk_deny_idle(c); */
		} else {
			/* XXX omap_iclk_allow_idle(c); */
2431
			clk_enable(os->_clk);
2432 2433 2434
		}
	}

2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
	return;
}

/**
 * _setup_reset - reset an IP block during the setup process
 * @oh: struct omap_hwmod *
 *
 * Reset the IP block corresponding to the hwmod @oh during the setup
 * process.  The IP block is first enabled so it can be successfully
 * reset.  Returns 0 upon success or a negative error code upon
 * failure.
 */
static int __init _setup_reset(struct omap_hwmod *oh)
{
	int r;

	if (oh->_state != _HWMOD_STATE_INITIALIZED)
		return -EINVAL;
2453

2454 2455 2456
	if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
		return -EPERM;

2457 2458 2459
	if (oh->rst_lines_cnt == 0) {
		r = _enable(oh);
		if (r) {
2460 2461
			pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
				oh->name, oh->_state);
2462 2463
			return -EINVAL;
		}
2464
	}
2465

2466
	if (!(oh->flags & HWMOD_INIT_NO_RESET))
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
		r = _reset(oh);

	return r;
}

/**
 * _setup_postsetup - transition to the appropriate state after _setup
 * @oh: struct omap_hwmod *
 *
 * Place an IP block represented by @oh into a "post-setup" state --
 * either IDLE, ENABLED, or DISABLED.  ("post-setup" simply means that
 * this function is called at the end of _setup().)  The postsetup
 * state for an IP block can be changed by calling
 * omap_hwmod_enter_postsetup_state() early in the boot process,
 * before one of the omap_hwmod_setup*() functions are called for the
 * IP block.
 *
 * The IP block stays in this state until a PM runtime-based driver is
 * loaded for that IP block.  A post-setup state of IDLE is
 * appropriate for almost all IP blocks with runtime PM-enabled
 * drivers, since those drivers are able to enable the IP block.  A
 * post-setup state of ENABLED is appropriate for kernels with PM
 * runtime disabled.  The DISABLED state is appropriate for unusual IP
 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
 * included, since the WDTIMER starts running on reset and will reset
 * the MPU if left active.
 *
 * This post-setup mechanism is deprecated.  Once all of the OMAP
 * drivers have been converted to use PM runtime, and all of the IP
 * block data and interconnect data is available to the hwmod code, it
 * should be possible to replace this mechanism with a "lazy reset"
 * arrangement.  In a "lazy reset" setup, each IP block is enabled
 * when the driver first probes, then all remaining IP blocks without
 * drivers are either shut down or enabled after the drivers have
 * loaded.  However, this cannot take place until the above
 * preconditions have been met, since otherwise the late reset code
 * has no way of knowing which IP blocks are in use by drivers, and
 * which ones are unused.
 *
 * No return value.
 */
static void __init _setup_postsetup(struct omap_hwmod *oh)
{
	u8 postsetup_state;

	if (oh->rst_lines_cnt > 0)
		return;
2514

P
Paul Walmsley 已提交
2515 2516 2517 2518 2519 2520 2521 2522
	postsetup_state = oh->_postsetup_state;
	if (postsetup_state == _HWMOD_STATE_UNKNOWN)
		postsetup_state = _HWMOD_STATE_ENABLED;

	/*
	 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
	 * it should be set by the core code as a runtime flag during startup
	 */
2523
	if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
2524 2525
	    (postsetup_state == _HWMOD_STATE_IDLE)) {
		oh->_int_flags |= _HWMOD_SKIP_ENABLE;
P
Paul Walmsley 已提交
2526
		postsetup_state = _HWMOD_STATE_ENABLED;
2527
	}
P
Paul Walmsley 已提交
2528 2529

	if (postsetup_state == _HWMOD_STATE_IDLE)
2530
		_idle(oh);
P
Paul Walmsley 已提交
2531 2532 2533 2534 2535
	else if (postsetup_state == _HWMOD_STATE_DISABLED)
		_shutdown(oh);
	else if (postsetup_state != _HWMOD_STATE_ENABLED)
		WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
		     oh->name, postsetup_state);
2536

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	return;
}

/**
 * _setup - prepare IP block hardware for use
 * @oh: struct omap_hwmod *
 * @n: (unused, pass NULL)
 *
 * Configure the IP block represented by @oh.  This may include
 * enabling the IP block, resetting it, and placing it into a
 * post-setup state, depending on the type of IP block and applicable
 * flags.  IP blocks are reset to prevent any previous configuration
 * by the bootloader or previous operating system from interfering
 * with power management or other parts of the system.  The reset can
 * be avoided; see omap_hwmod_no_setup_reset().  This is the second of
 * two phases for hwmod initialization.  Code called here generally
 * affects the IP block hardware, or system integration hardware
 * associated with the IP block.  Returns 0.
 */
2556
static int _setup(struct omap_hwmod *oh, void *data)
2557 2558 2559 2560
{
	if (oh->_state != _HWMOD_STATE_INITIALIZED)
		return 0;

2561 2562 2563 2564 2565 2566 2567 2568
	if (oh->parent_hwmod) {
		int r;

		r = _enable(oh->parent_hwmod);
		WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
		     oh->name, oh->parent_hwmod->name);
	}

2569 2570 2571 2572 2573
	_setup_iclk_autoidle(oh);

	if (!_setup_reset(oh))
		_setup_postsetup(oh);

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	if (oh->parent_hwmod) {
		u8 postsetup_state;

		postsetup_state = oh->parent_hwmod->_postsetup_state;

		if (postsetup_state == _HWMOD_STATE_IDLE)
			_idle(oh->parent_hwmod);
		else if (postsetup_state == _HWMOD_STATE_DISABLED)
			_shutdown(oh->parent_hwmod);
		else if (postsetup_state != _HWMOD_STATE_ENABLED)
			WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
			     oh->parent_hwmod->name, postsetup_state);
	}

2588 2589 2590 2591
	return 0;
}

/**
2592
 * _register - register a struct omap_hwmod
2593 2594
 * @oh: struct omap_hwmod *
 *
2595 2596 2597 2598 2599 2600
 * Registers the omap_hwmod @oh.  Returns -EEXIST if an omap_hwmod
 * already has been registered by the same name; -EINVAL if the
 * omap_hwmod is in the wrong state, if @oh is NULL, if the
 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
 * name, or if the omap_hwmod's class is missing a name; or 0 upon
 * success.
2601 2602 2603 2604 2605 2606 2607
 *
 * XXX The data should be copied into bootmem, so the original data
 * should be marked __initdata and freed after init.  This would allow
 * unneeded omap_hwmods to be freed on multi-OMAP configurations.  Note
 * that the copy process would be relatively complex due to the large number
 * of substructures.
 */
2608
static int __init _register(struct omap_hwmod *oh)
2609
{
2610 2611
	if (!oh || !oh->name || !oh->class || !oh->class->name ||
	    (oh->_state != _HWMOD_STATE_UNKNOWN))
2612 2613 2614 2615
		return -EINVAL;

	pr_debug("omap_hwmod: %s: registering\n", oh->name);

2616 2617
	if (_lookup(oh->name))
		return -EEXIST;
2618 2619 2620

	list_add_tail(&oh->node, &omap_hwmod_list);

2621
	INIT_LIST_HEAD(&oh->slave_ports);
2622
	spin_lock_init(&oh->_lock);
2623
	lockdep_set_class(&oh->_lock, &oh->hwmod_key);
P
Paul Walmsley 已提交
2624

2625 2626
	oh->_state = _HWMOD_STATE_REGISTERED;

2627 2628 2629 2630 2631 2632
	/*
	 * XXX Rather than doing a strcmp(), this should test a flag
	 * set in the hwmod data, inserted by the autogenerator code.
	 */
	if (!strcmp(oh->name, MPU_INITIATOR_NAME))
		mpu_oh = oh;
2633

2634
	return 0;
2635 2636
}

2637 2638 2639 2640
/**
 * _add_link - add an interconnect between two IP blocks
 * @oi: pointer to a struct omap_hwmod_ocp_if record
 *
2641
 * Add struct omap_hwmod_link records connecting the slave IP block
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
 * specified in @oi->slave to @oi.  This code is assumed to run before
 * preemption or SMP has been enabled, thus avoiding the need for
 * locking in this code.  Changes to this assumption will require
 * additional locking.  Returns 0.
 */
static int __init _add_link(struct omap_hwmod_ocp_if *oi)
{
	pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
		 oi->slave->name);

2652
	list_add(&oi->node, &oi->slave->slave_ports);
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	oi->slave->slaves_cnt++;

	return 0;
}

/**
 * _register_link - register a struct omap_hwmod_ocp_if
 * @oi: struct omap_hwmod_ocp_if *
 *
 * Registers the omap_hwmod_ocp_if record @oi.  Returns -EEXIST if it
 * has already been registered; -EINVAL if @oi is NULL or if the
 * record pointed to by @oi is missing required fields; or 0 upon
 * success.
 *
 * XXX The data should be copied into bootmem, so the original data
 * should be marked __initdata and freed after init.  This would allow
 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
 */
static int __init _register_link(struct omap_hwmod_ocp_if *oi)
{
	if (!oi || !oi->master || !oi->slave || !oi->user)
		return -EINVAL;

	if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
		return -EEXIST;

	pr_debug("omap_hwmod: registering link from %s to %s\n",
		 oi->master->name, oi->slave->name);

	/*
	 * Register the connected hwmods, if they haven't been
	 * registered already
	 */
	if (oi->master->_state != _HWMOD_STATE_REGISTERED)
		_register(oi->master);

	if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
		_register(oi->slave);

	_add_link(oi);

	oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;

	return 0;
}

2699 2700 2701
/* Static functions intended only for use in soc_ops field function pointers */

/**
2702
 * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
2703 2704 2705 2706 2707 2708 2709
 * @oh: struct omap_hwmod *
 *
 * Wait for a module @oh to leave slave idle.  Returns 0 if the module
 * does not have an IDLEST bit or if the module successfully leaves
 * slave idle; otherwise, pass along the return value of the
 * appropriate *_cm*_wait_module_ready() function.
 */
2710
static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
{
	if (!oh)
		return -EINVAL;

	if (oh->flags & HWMOD_NO_IDLEST)
		return 0;

	if (!_find_mpu_rt_port(oh))
		return 0;

	/* XXX check module SIDLEMODE, hardreset status, enabled clocks */

2723 2724 2725
	return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
					 oh->prcm.omap2.idlest_reg_id,
					 oh->prcm.omap2.idlest_idle_bit);
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
}

/**
 * _omap4_wait_target_ready - wait for a module to leave slave idle
 * @oh: struct omap_hwmod *
 *
 * Wait for a module @oh to leave slave idle.  Returns 0 if the module
 * does not have an IDLEST bit or if the module successfully leaves
 * slave idle; otherwise, pass along the return value of the
 * appropriate *_cm*_wait_module_ready() function.
 */
static int _omap4_wait_target_ready(struct omap_hwmod *oh)
{
2739
	if (!oh)
2740 2741
		return -EINVAL;

2742
	if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
2743 2744 2745 2746 2747
		return 0;

	if (!_find_mpu_rt_port(oh))
		return 0;

2748 2749 2750 2751
	if (_omap4_clkctrl_managed_by_clkfwk(oh))
		return 0;

	if (!_omap4_has_clkctrl_clock(oh))
2752 2753
		return 0;

2754 2755
	/* XXX check module SIDLEMODE, hardreset status */

2756 2757 2758
	return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
					 oh->clkdm->cm_inst,
					 oh->prcm.omap4.clkctrl_offs, 0);
2759 2760
}

2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
/**
 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to assert hardreset
 * @ohri: hardreset line data
 *
 * Call omap2_prm_assert_hardreset() with parameters extracted from
 * the hwmod @oh and the hardreset line data @ohri.  Only intended for
 * use as an soc_ops function pointer.  Passes along the return value
 * from omap2_prm_assert_hardreset().  XXX This function is scheduled
 * for removal when the PRM code is moved into drivers/.
 */
static int _omap2_assert_hardreset(struct omap_hwmod *oh,
				   struct omap_hwmod_rst_info *ohri)
{
2775 2776
	return omap_prm_assert_hardreset(ohri->rst_shift, 0,
					 oh->prcm.omap2.module_offs, 0);
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
}

/**
 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to deassert hardreset
 * @ohri: hardreset line data
 *
 * Call omap2_prm_deassert_hardreset() with parameters extracted from
 * the hwmod @oh and the hardreset line data @ohri.  Only intended for
 * use as an soc_ops function pointer.  Passes along the return value
 * from omap2_prm_deassert_hardreset().  XXX This function is
 * scheduled for removal when the PRM code is moved into drivers/.
 */
static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
				     struct omap_hwmod_rst_info *ohri)
{
2793 2794
	return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
					   oh->prcm.omap2.module_offs, 0, 0);
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
}

/**
 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to test hardreset
 * @ohri: hardreset line data
 *
 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
 * from the hwmod @oh and the hardreset line data @ohri.  Only
 * intended for use as an soc_ops function pointer.  Passes along the
 * return value from omap2_prm_is_hardreset_asserted().  XXX This
 * function is scheduled for removal when the PRM code is moved into
 * drivers/.
 */
static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
					struct omap_hwmod_rst_info *ohri)
{
2812 2813
	return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
					      oh->prcm.omap2.module_offs, 0);
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
}

/**
 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to assert hardreset
 * @ohri: hardreset line data
 *
 * Call omap4_prminst_assert_hardreset() with parameters extracted
 * from the hwmod @oh and the hardreset line data @ohri.  Only
 * intended for use as an soc_ops function pointer.  Passes along the
 * return value from omap4_prminst_assert_hardreset().  XXX This
 * function is scheduled for removal when the PRM code is moved into
 * drivers/.
 */
static int _omap4_assert_hardreset(struct omap_hwmod *oh,
				   struct omap_hwmod_rst_info *ohri)
{
2831 2832 2833
	if (!oh->clkdm)
		return -EINVAL;

2834 2835 2836 2837
	return omap_prm_assert_hardreset(ohri->rst_shift,
					 oh->clkdm->pwrdm.ptr->prcm_partition,
					 oh->clkdm->pwrdm.ptr->prcm_offs,
					 oh->prcm.omap4.rstctrl_offs);
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
}

/**
 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to deassert hardreset
 * @ohri: hardreset line data
 *
 * Call omap4_prminst_deassert_hardreset() with parameters extracted
 * from the hwmod @oh and the hardreset line data @ohri.  Only
 * intended for use as an soc_ops function pointer.  Passes along the
 * return value from omap4_prminst_deassert_hardreset().  XXX This
 * function is scheduled for removal when the PRM code is moved into
 * drivers/.
 */
static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
				     struct omap_hwmod_rst_info *ohri)
{
2855 2856 2857
	if (!oh->clkdm)
		return -EINVAL;

2858 2859 2860
	if (ohri->st_shift)
		pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
		       oh->name, ohri->name);
2861
	return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
2862 2863
					   oh->clkdm->pwrdm.ptr->prcm_partition,
					   oh->clkdm->pwrdm.ptr->prcm_offs,
2864 2865 2866
					   oh->prcm.omap4.rstctrl_offs,
					   oh->prcm.omap4.rstctrl_offs +
					   OMAP4_RST_CTRL_ST_OFFSET);
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
}

/**
 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to test hardreset
 * @ohri: hardreset line data
 *
 * Call omap4_prminst_is_hardreset_asserted() with parameters
 * extracted from the hwmod @oh and the hardreset line data @ohri.
 * Only intended for use as an soc_ops function pointer.  Passes along
 * the return value from omap4_prminst_is_hardreset_asserted().  XXX
 * This function is scheduled for removal when the PRM code is moved
 * into drivers/.
 */
static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
					struct omap_hwmod_rst_info *ohri)
{
2884 2885 2886
	if (!oh->clkdm)
		return -EINVAL;

2887 2888 2889 2890 2891
	return omap_prm_is_hardreset_asserted(ohri->rst_shift,
					      oh->clkdm->pwrdm.ptr->
					      prcm_partition,
					      oh->clkdm->pwrdm.ptr->prcm_offs,
					      oh->prcm.omap4.rstctrl_offs);
2892 2893
}

2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
/**
 * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
 * @oh: struct omap_hwmod * to disable control for
 *
 * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
 * will be using its main_clk to enable/disable the module. Returns
 * 0 if successful.
 */
static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
{
	if (!oh)
		return -EINVAL;

2907
	oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
2908 2909 2910 2911

	return 0;
}

2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
/**
 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
 * @oh: struct omap_hwmod * to deassert hardreset
 * @ohri: hardreset line data
 *
 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
 * from the hwmod @oh and the hardreset line data @ohri.  Only
 * intended for use as an soc_ops function pointer.  Passes along the
 * return value from am33xx_prminst_deassert_hardreset().  XXX This
 * function is scheduled for removal when the PRM code is moved into
 * drivers/.
 */
static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
				     struct omap_hwmod_rst_info *ohri)
{
2927 2928
	return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
					   oh->clkdm->pwrdm.ptr->prcm_partition,
2929 2930 2931
					   oh->clkdm->pwrdm.ptr->prcm_offs,
					   oh->prcm.omap4.rstctrl_offs,
					   oh->prcm.omap4.rstst_offs);
2932 2933
}

2934 2935 2936 2937 2938
/* Public functions */

u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
{
	if (oh->flags & HWMOD_16BIT_REG)
2939
		return readw_relaxed(oh->_mpu_rt_va + reg_offs);
2940
	else
2941
		return readl_relaxed(oh->_mpu_rt_va + reg_offs);
2942 2943 2944 2945 2946
}

void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
{
	if (oh->flags & HWMOD_16BIT_REG)
2947
		writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
2948
	else
2949
		writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
2950 2951
}

2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
/**
 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
 * @oh: struct omap_hwmod *
 *
 * This is a public function exposed to drivers. Some drivers may need to do
 * some settings before and after resetting the device.  Those drivers after
 * doing the necessary settings could use this function to start a reset by
 * setting the SYSCONFIG.SOFTRESET bit.
 */
int omap_hwmod_softreset(struct omap_hwmod *oh)
{
2963 2964 2965 2966
	u32 v;
	int ret;

	if (!oh || !(oh->_sysc_cache))
2967 2968
		return -EINVAL;

2969 2970 2971 2972 2973 2974
	v = oh->_sysc_cache;
	ret = _set_softreset(oh, &v);
	if (ret)
		goto error;
	_write_sysconfig(v, oh);

2975 2976 2977 2978 2979
	ret = _clear_softreset(oh, &v);
	if (ret)
		goto error;
	_write_sysconfig(v, oh);

2980 2981
error:
	return ret;
2982 2983
}

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
/**
 * omap_hwmod_lookup - look up a registered omap_hwmod by name
 * @name: name of the omap_hwmod to look up
 *
 * Given a @name of an omap_hwmod, return a pointer to the registered
 * struct omap_hwmod *, or NULL upon error.
 */
struct omap_hwmod *omap_hwmod_lookup(const char *name)
{
	struct omap_hwmod *oh;

	if (!name)
		return NULL;

	oh = _lookup(name);

	return oh;
}

/**
 * omap_hwmod_for_each - call function for each registered omap_hwmod
 * @fn: pointer to a callback function
3006
 * @data: void * data to pass to callback function
3007 3008 3009 3010 3011 3012 3013 3014
 *
 * Call @fn for each registered omap_hwmod, passing @data to each
 * function.  @fn must return 0 for success or any other value for
 * failure.  If @fn returns non-zero, the iteration across omap_hwmods
 * will stop and the non-zero return value will be passed to the
 * caller of omap_hwmod_for_each().  @fn is called with
 * omap_hwmod_for_each() held.
 */
3015 3016
int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
			void *data)
3017 3018
{
	struct omap_hwmod *temp_oh;
3019
	int ret = 0;
3020 3021 3022 3023 3024

	if (!fn)
		return -EINVAL;

	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3025
		ret = (*fn)(temp_oh, data);
3026 3027 3028 3029 3030 3031 3032
		if (ret)
			break;
	}

	return ret;
}

3033 3034 3035 3036 3037 3038
/**
 * omap_hwmod_register_links - register an array of hwmod links
 * @ois: pointer to an array of omap_hwmod_ocp_if to register
 *
 * Intended to be called early in boot before the clock framework is
 * initialized.  If @ois is not null, will register all omap_hwmods
3039 3040 3041 3042
 * listed in @ois that are valid for this chip.  Returns -EINVAL if
 * omap_hwmod_init() hasn't been called before calling this function,
 * -ENOMEM if the link memory area can't be allocated, or 0 upon
 * success.
3043 3044 3045 3046 3047
 */
int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
{
	int r, i;

3048 3049 3050
	if (!inited)
		return -EINVAL;

3051 3052 3053
	if (!ois)
		return 0;

3054 3055 3056
	if (ois[0] == NULL) /* Empty list */
		return 0;

3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
	i = 0;
	do {
		r = _register_link(ois[i]);
		WARN(r && r != -EEXIST,
		     "omap_hwmod: _register_link(%s -> %s) returned %d\n",
		     ois[i]->master->name, ois[i]->slave->name, r);
	} while (ois[++i]);

	return 0;
}

3068 3069 3070 3071 3072 3073 3074 3075 3076
/**
 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
 *
 * If the hwmod data corresponding to the MPU subsystem IP block
 * hasn't been initialized and set up yet, do so now.  This must be
 * done first since sleep dependencies may be added from other hwmods
 * to the MPU.  Intended to be called only by omap_hwmod_setup*().  No
 * return value.
3077
 */
3078
static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
3079
{
3080 3081 3082 3083 3084
	if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
		pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
		       __func__, MPU_INITIATOR_NAME);
	else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
		omap_hwmod_setup_one(MPU_INITIATOR_NAME);
3085 3086
}

3087
/**
3088 3089 3090
 * omap_hwmod_setup_one - set up a single hwmod
 * @oh_name: const char * name of the already-registered hwmod to set up
 *
3091 3092 3093 3094 3095 3096
 * Initialize and set up a single hwmod.  Intended to be used for a
 * small number of early devices, such as the timer IP blocks used for
 * the scheduler clock.  Must be called after omap2_clk_init().
 * Resolves the struct clk names to struct clk pointers for each
 * registered omap_hwmod.  Also calls _setup() on each hwmod.  Returns
 * -EINVAL upon error or 0 upon success.
3097 3098
 */
int __init omap_hwmod_setup_one(const char *oh_name)
3099 3100 3101
{
	struct omap_hwmod *oh;

3102 3103 3104 3105 3106 3107 3108
	pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);

	oh = _lookup(oh_name);
	if (!oh) {
		WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
		return -EINVAL;
	}
3109

3110
	_ensure_mpu_hwmod_is_setup(oh);
3111

3112
	_init(oh, NULL);
3113 3114
	_setup(oh, NULL);

3115 3116 3117
	return 0;
}

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
static void omap_hwmod_check_one(struct device *dev,
				 const char *name, s8 v1, u8 v2)
{
	if (v1 < 0)
		return;

	if (v1 != v2)
		dev_warn(dev, "%s %d != %d\n", name, v1, v2);
}

/**
 * omap_hwmod_check_sysc - check sysc against platform sysc
 * @dev: struct device
 * @data: module data
 * @sysc_fields: new sysc configuration
 */
static int omap_hwmod_check_sysc(struct device *dev,
				 const struct ti_sysc_module_data *data,
				 struct sysc_regbits *sysc_fields)
{
	const struct sysc_regbits *regbits = data->cap->regbits;

	omap_hwmod_check_one(dev, "dmadisable_shift",
			     regbits->dmadisable_shift,
			     sysc_fields->dmadisable_shift);
	omap_hwmod_check_one(dev, "midle_shift",
			     regbits->midle_shift,
			     sysc_fields->midle_shift);
	omap_hwmod_check_one(dev, "sidle_shift",
			     regbits->sidle_shift,
			     sysc_fields->sidle_shift);
	omap_hwmod_check_one(dev, "clkact_shift",
			     regbits->clkact_shift,
			     sysc_fields->clkact_shift);
	omap_hwmod_check_one(dev, "enwkup_shift",
			     regbits->enwkup_shift,
			     sysc_fields->enwkup_shift);
	omap_hwmod_check_one(dev, "srst_shift",
			     regbits->srst_shift,
			     sysc_fields->srst_shift);
	omap_hwmod_check_one(dev, "autoidle_shift",
			     regbits->autoidle_shift,
			     sysc_fields->autoidle_shift);

	return 0;
}

3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
/**
 * omap_hwmod_init_regbits - init sysconfig specific register bits
 * @dev: struct device
 * @data: module data
 * @sysc_fields: new sysc configuration
 */
static int omap_hwmod_init_regbits(struct device *dev,
				   const struct ti_sysc_module_data *data,
				   struct sysc_regbits **sysc_fields)
{
	*sysc_fields = NULL;

	switch (data->cap->type) {
	case TI_SYSC_OMAP2:
	case TI_SYSC_OMAP2_TIMER:
		*sysc_fields = &omap_hwmod_sysc_type1;
		break;
	case TI_SYSC_OMAP3_SHAM:
		*sysc_fields = &omap3_sham_sysc_fields;
		break;
	case TI_SYSC_OMAP3_AES:
		*sysc_fields = &omap3xxx_aes_sysc_fields;
		break;
	case TI_SYSC_OMAP4:
	case TI_SYSC_OMAP4_TIMER:
		*sysc_fields = &omap_hwmod_sysc_type2;
		break;
	case TI_SYSC_OMAP4_SIMPLE:
		*sysc_fields = &omap_hwmod_sysc_type3;
		break;
	case TI_SYSC_OMAP34XX_SR:
		*sysc_fields = &omap34xx_sr_sysc_fields;
		break;
	case TI_SYSC_OMAP36XX_SR:
		*sysc_fields = &omap36xx_sr_sysc_fields;
		break;
	case TI_SYSC_OMAP4_SR:
		*sysc_fields = &omap36xx_sr_sysc_fields;
		break;
	case TI_SYSC_OMAP4_MCASP:
		*sysc_fields = &omap_hwmod_sysc_type_mcasp;
		break;
	case TI_SYSC_OMAP4_USB_HOST_FS:
		*sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
		break;
	default:
		return -EINVAL;
	}

3214
	return omap_hwmod_check_sysc(dev, data, *sysc_fields);
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
}

/**
 * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
 * @dev: struct device
 * @data: module data
 * @rev_offs: revision register offset
 * @sysc_offs: sysc register offset
 * @syss_offs: syss register offset
 */
int omap_hwmod_init_reg_offs(struct device *dev,
			     const struct ti_sysc_module_data *data,
3227
			     s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
3228
{
3229
	*rev_offs = -ENODEV;
3230 3231 3232
	*sysc_offs = 0;
	*syss_offs = 0;

3233
	if (data->offsets[SYSC_REVISION] >= 0)
3234 3235
		*rev_offs = data->offsets[SYSC_REVISION];

3236
	if (data->offsets[SYSC_SYSCONFIG] >= 0)
3237 3238
		*sysc_offs = data->offsets[SYSC_SYSCONFIG];

3239
	if (data->offsets[SYSC_SYSSTATUS] >= 0)
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
		*syss_offs = data->offsets[SYSC_SYSSTATUS];

	return 0;
}

/**
 * omap_hwmod_init_sysc_flags - initialize sysconfig features
 * @dev: struct device
 * @data: module data
 * @sysc_flags: module configuration
 */
int omap_hwmod_init_sysc_flags(struct device *dev,
			       const struct ti_sysc_module_data *data,
			       u32 *sysc_flags)
{
	*sysc_flags = 0;

	switch (data->cap->type) {
	case TI_SYSC_OMAP2:
	case TI_SYSC_OMAP2_TIMER:
		/* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
		if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
			*sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
		if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
			*sysc_flags |= SYSC_HAS_EMUFREE;
		if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
			*sysc_flags |= SYSC_HAS_ENAWAKEUP;
		if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
			*sysc_flags |= SYSC_HAS_SOFTRESET;
		if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
			*sysc_flags |= SYSC_HAS_AUTOIDLE;
		break;
	case TI_SYSC_OMAP4:
	case TI_SYSC_OMAP4_TIMER:
		/* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
		if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
			*sysc_flags |= SYSC_HAS_DMADISABLE;
		if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
			*sysc_flags |= SYSC_HAS_EMUFREE;
		if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
			*sysc_flags |= SYSC_HAS_SOFTRESET;
		break;
	case TI_SYSC_OMAP34XX_SR:
	case TI_SYSC_OMAP36XX_SR:
		/* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
		if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
			*sysc_flags |= SYSC_HAS_ENAWAKEUP;
		break;
	default:
		if (data->cap->regbits->emufree_shift >= 0)
			*sysc_flags |= SYSC_HAS_EMUFREE;
		if (data->cap->regbits->enwkup_shift >= 0)
			*sysc_flags |= SYSC_HAS_ENAWAKEUP;
		if (data->cap->regbits->srst_shift >= 0)
			*sysc_flags |= SYSC_HAS_SOFTRESET;
		if (data->cap->regbits->autoidle_shift >= 0)
			*sysc_flags |= SYSC_HAS_AUTOIDLE;
		break;
	}

	if (data->cap->regbits->midle_shift >= 0 &&
	    data->cfg->midlemodes)
		*sysc_flags |= SYSC_HAS_MIDLEMODE;

	if (data->cap->regbits->sidle_shift >= 0 &&
	    data->cfg->sidlemodes)
		*sysc_flags |= SYSC_HAS_SIDLEMODE;

	if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
		*sysc_flags |= SYSC_NO_CACHE;
	if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
		*sysc_flags |= SYSC_HAS_RESET_STATUS;

	if (data->cfg->syss_mask & 1)
		*sysc_flags |= SYSS_HAS_RESET_STATUS;

	return 0;
}

/**
 * omap_hwmod_init_idlemodes - initialize module idle modes
 * @dev: struct device
 * @data: module data
 * @idlemodes: module supported idle modes
 */
int omap_hwmod_init_idlemodes(struct device *dev,
			      const struct ti_sysc_module_data *data,
			      u32 *idlemodes)
{
	*idlemodes = 0;

	if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
		*idlemodes |= MSTANDBY_FORCE;
	if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
		*idlemodes |= MSTANDBY_NO;
	if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
		*idlemodes |= MSTANDBY_SMART;
	if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
		*idlemodes |= MSTANDBY_SMART_WKUP;

	if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
		*idlemodes |= SIDLE_FORCE;
	if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
		*idlemodes |= SIDLE_NO;
	if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
		*idlemodes |= SIDLE_SMART;
	if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
		*idlemodes |= SIDLE_SMART_WKUP;

	return 0;
}

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
/**
 * omap_hwmod_check_module - check new module against platform data
 * @dev: struct device
 * @oh: module
 * @data: new module data
 * @sysc_fields: sysc register bits
 * @rev_offs: revision register offset
 * @sysc_offs: sysconfig register offset
 * @syss_offs: sysstatus register offset
 * @sysc_flags: sysc specific flags
 * @idlemodes: sysc supported idlemodes
 */
static int omap_hwmod_check_module(struct device *dev,
				   struct omap_hwmod *oh,
				   const struct ti_sysc_module_data *data,
				   struct sysc_regbits *sysc_fields,
3368 3369
				   s32 rev_offs, s32 sysc_offs,
				   s32 syss_offs, u32 sysc_flags,
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
				   u32 idlemodes)
{
	if (!oh->class->sysc)
		return -ENODEV;

	if (sysc_fields != oh->class->sysc->sysc_fields)
		dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
			 oh->class->sysc->sysc_fields);

	if (rev_offs != oh->class->sysc->rev_offs)
		dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
			 oh->class->sysc->rev_offs);
	if (sysc_offs != oh->class->sysc->sysc_offs)
		dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
			 oh->class->sysc->sysc_offs);
	if (syss_offs != oh->class->sysc->syss_offs)
		dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
			 oh->class->sysc->syss_offs);

	if (sysc_flags != oh->class->sysc->sysc_flags)
		dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
			 oh->class->sysc->sysc_flags);

	if (idlemodes != oh->class->sysc->idlemodes)
		dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
			 oh->class->sysc->idlemodes);

	if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
		dev_warn(dev, "srst_udelay %i != %i\n",
			 data->cfg->srst_udelay,
			 oh->class->sysc->srst_udelay);

	return 0;
}

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
/**
 * omap_hwmod_allocate_module - allocate new module
 * @dev: struct device
 * @oh: module
 * @sysc_fields: sysc register bits
 * @rev_offs: revision register offset
 * @sysc_offs: sysconfig register offset
 * @syss_offs: sysstatus register offset
 * @sysc_flags: sysc specific flags
 * @idlemodes: sysc supported idlemodes
 *
 * Note that the allocations here cannot use devm as ti-sysc can rebind.
 */
int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
			       const struct ti_sysc_module_data *data,
			       struct sysc_regbits *sysc_fields,
3421
			       s32 rev_offs, s32 sysc_offs, s32 syss_offs,
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
			       u32 sysc_flags, u32 idlemodes)
{
	struct omap_hwmod_class_sysconfig *sysc;
	struct omap_hwmod_class *class;
	void __iomem *regs = NULL;
	unsigned long flags;

	sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
	if (!sysc)
		return -ENOMEM;

	sysc->sysc_fields = sysc_fields;
	sysc->rev_offs = rev_offs;
	sysc->sysc_offs = sysc_offs;
	sysc->syss_offs = syss_offs;
	sysc->sysc_flags = sysc_flags;
	sysc->idlemodes = idlemodes;
	sysc->srst_udelay = data->cfg->srst_udelay;

	if (!oh->_mpu_rt_va) {
		regs = ioremap(data->module_pa,
			       data->module_size);
		if (!regs)
			return -ENOMEM;
	}

	/*
	 * We need new oh->class as the other devices in the same class
	 * may not yet have ioremapped their registers.
	 */
	class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
	if (!class)
		return -ENOMEM;

	class->sysc = sysc;

	spin_lock_irqsave(&oh->_lock, flags);
	if (regs)
		oh->_mpu_rt_va = regs;
	oh->class = class;
	oh->_state = _HWMOD_STATE_INITIALIZED;
	_setup(oh, NULL);
	spin_unlock_irqrestore(&oh->_lock, flags);

	return 0;
}

/**
 * omap_hwmod_init_module - initialize new module
 * @dev: struct device
 * @data: module data
 * @cookie: cookie for the caller to use for later calls
 */
int omap_hwmod_init_module(struct device *dev,
			   const struct ti_sysc_module_data *data,
			   struct ti_sysc_cookie *cookie)
{
	struct omap_hwmod *oh;
	struct sysc_regbits *sysc_fields;
3481 3482
	s32 rev_offs, sysc_offs, syss_offs;
	u32 sysc_flags, idlemodes;
3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
	int error;

	if (!dev || !data)
		return -EINVAL;

	oh = _lookup(data->name);
	if (!oh)
		return -ENODEV;

	cookie->data = oh;

	error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
	if (error)
		return error;

	error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
					 &sysc_offs, &syss_offs);
	if (error)
		return error;

	error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
	if (error)
		return error;

	error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
	if (error)
		return error;

	if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
		oh->flags |= HWMOD_INIT_NO_IDLE;
	if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
		oh->flags |= HWMOD_INIT_NO_RESET;

3516 3517 3518 3519 3520
	error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
					rev_offs, sysc_offs, syss_offs,
					sysc_flags, idlemodes);
	if (!error)
		return error;
3521 3522 3523 3524 3525 3526

	return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
					  rev_offs, sysc_offs, syss_offs,
					  sysc_flags, idlemodes);
}

3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548
/**
 * omap_hwmod_setup_earlycon_flags - set up flags for early console
 *
 * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
 * early concole so that hwmod core doesn't reset and keep it in idle
 * that specific uart.
 */
#ifdef CONFIG_SERIAL_EARLYCON
static void __init omap_hwmod_setup_earlycon_flags(void)
{
	struct device_node *np;
	struct omap_hwmod *oh;
	const char *uart;

	np = of_find_node_by_path("/chosen");
	if (np) {
		uart = of_get_property(np, "stdout-path", NULL);
		if (uart) {
			np = of_find_node_by_path(uart);
			if (np) {
				uart = of_get_property(np, "ti,hwmods", NULL);
				oh = omap_hwmod_lookup(uart);
3549 3550 3551 3552 3553 3554
				if (!oh) {
					uart = of_get_property(np->parent,
							       "ti,hwmods",
							       NULL);
					oh = omap_hwmod_lookup(uart);
				}
3555 3556 3557 3558 3559 3560 3561 3562
				if (oh)
					oh->flags |= DEBUG_OMAPUART_FLAGS;
			}
		}
	}
}
#endif

3563
/**
3564
 * omap_hwmod_setup_all - set up all registered IP blocks
3565
 *
3566 3567 3568 3569
 * Initialize and set up all IP blocks registered with the hwmod code.
 * Must be called after omap2_clk_init().  Resolves the struct clk
 * names to struct clk pointers for each registered omap_hwmod.  Also
 * calls _setup() on each hwmod.  Returns 0 upon success.
3570
 */
3571
static int __init omap_hwmod_setup_all(void)
3572
{
3573
	_ensure_mpu_hwmod_is_setup(NULL);
3574

3575
	omap_hwmod_for_each(_init, NULL);
3576 3577 3578
#ifdef CONFIG_SERIAL_EARLYCON
	omap_hwmod_setup_earlycon_flags();
#endif
P
Paul Walmsley 已提交
3579
	omap_hwmod_for_each(_setup, NULL);
3580 3581 3582

	return 0;
}
3583
omap_postcore_initcall(omap_hwmod_setup_all);
3584 3585 3586 3587 3588

/**
 * omap_hwmod_enable - enable an omap_hwmod
 * @oh: struct omap_hwmod *
 *
3589
 * Enable an omap_hwmod @oh.  Intended to be called by omap_device_enable().
3590 3591 3592 3593 3594
 * Returns -EINVAL on error or passes along the return value from _enable().
 */
int omap_hwmod_enable(struct omap_hwmod *oh)
{
	int r;
3595
	unsigned long flags;
3596 3597 3598 3599

	if (!oh)
		return -EINVAL;

3600 3601 3602
	spin_lock_irqsave(&oh->_lock, flags);
	r = _enable(oh);
	spin_unlock_irqrestore(&oh->_lock, flags);
3603 3604 3605 3606 3607 3608 3609 3610

	return r;
}

/**
 * omap_hwmod_idle - idle an omap_hwmod
 * @oh: struct omap_hwmod *
 *
3611
 * Idle an omap_hwmod @oh.  Intended to be called by omap_device_idle().
3612 3613 3614 3615
 * Returns -EINVAL on error or passes along the return value from _idle().
 */
int omap_hwmod_idle(struct omap_hwmod *oh)
{
3616
	int r;
3617 3618
	unsigned long flags;

3619 3620 3621
	if (!oh)
		return -EINVAL;

3622
	spin_lock_irqsave(&oh->_lock, flags);
3623
	r = _idle(oh);
3624
	spin_unlock_irqrestore(&oh->_lock, flags);
3625

3626
	return r;
3627 3628 3629 3630 3631 3632
}

/**
 * omap_hwmod_shutdown - shutdown an omap_hwmod
 * @oh: struct omap_hwmod *
 *
3633
 * Shutdown an omap_hwmod @oh.  Intended to be called by
3634 3635 3636 3637 3638
 * omap_device_shutdown().  Returns -EINVAL on error or passes along
 * the return value from _shutdown().
 */
int omap_hwmod_shutdown(struct omap_hwmod *oh)
{
3639
	int r;
3640 3641
	unsigned long flags;

3642 3643 3644
	if (!oh)
		return -EINVAL;

3645
	spin_lock_irqsave(&oh->_lock, flags);
3646
	r = _shutdown(oh);
3647
	spin_unlock_irqrestore(&oh->_lock, flags);
3648

3649
	return r;
3650 3651
}

3652 3653 3654 3655
/*
 * IP block data retrieval functions
 */

3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
/**
 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
 * @oh: struct omap_hwmod *
 *
 * Return the powerdomain pointer associated with the OMAP module
 * @oh's main clock.  If @oh does not have a main clk, return the
 * powerdomain associated with the interface clock associated with the
 * module's MPU port. (XXX Perhaps this should use the SDMA port
 * instead?)  Returns NULL on error, or a struct powerdomain * on
 * success.
 */
struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
{
	struct clk *c;
3670
	struct omap_hwmod_ocp_if *oi;
3671 3672
	struct clockdomain *clkdm;
	struct clk_hw_omap *clk;
3673 3674 3675 3676

	if (!oh)
		return NULL;

3677 3678 3679
	if (oh->clkdm)
		return oh->clkdm->pwrdm.ptr;

3680 3681 3682
	if (oh->_clk) {
		c = oh->_clk;
	} else {
3683 3684
		oi = _find_mpu_rt_port(oh);
		if (!oi)
3685
			return NULL;
3686
		c = oi->_clk;
3687 3688
	}

3689 3690 3691
	clk = to_clk_hw_omap(__clk_get_hw(c));
	clkdm = clk->clkdm;
	if (!clkdm)
3692 3693
		return NULL;

3694
	return clkdm->pwrdm.ptr;
3695 3696
}

3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
/**
 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
 * @oh: struct omap_hwmod *
 *
 * Returns the virtual address corresponding to the beginning of the
 * module's register target, in the address range that is intended to
 * be used by the MPU.  Returns the virtual address upon success or NULL
 * upon error.
 */
void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
{
	if (!oh)
		return NULL;

	if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
		return NULL;

	if (oh->_state == _HWMOD_STATE_UNKNOWN)
		return NULL;

	return oh->_mpu_rt_va;
}

3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
/*
 * XXX what about functions for drivers to save/restore ocp_sysconfig
 * for context save/restore operations?
 */

/**
 * omap_hwmod_enable_wakeup - allow device to wake up the system
 * @oh: struct omap_hwmod *
 *
 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
3730 3731 3732 3733 3734 3735 3736
 * send wakeups to the PRCM, and enable I/O ring wakeup events for
 * this IP block if it has dynamic mux entries.  Eventually this
 * should set PRCM wakeup registers to cause the PRCM to receive
 * wakeup events from the module.  Does not set any wakeup routing
 * registers beyond this point - if the module is to wake up any other
 * module or subsystem, that must be set separately.  Called by
 * omap_device code.  Returns -EINVAL on error or 0 upon success.
3737 3738 3739
 */
int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
{
3740
	unsigned long flags;
3741
	u32 v;
3742 3743

	spin_lock_irqsave(&oh->_lock, flags);
3744 3745 3746 3747 3748 3749 3750 3751

	if (oh->class->sysc &&
	    (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
		v = oh->_sysc_cache;
		_enable_wakeup(oh, &v);
		_write_sysconfig(v, oh);
	}

3752
	spin_unlock_irqrestore(&oh->_lock, flags);
3753 3754 3755 3756 3757 3758 3759 3760 3761

	return 0;
}

/**
 * omap_hwmod_disable_wakeup - prevent device from waking the system
 * @oh: struct omap_hwmod *
 *
 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
3762 3763 3764 3765 3766 3767 3768
 * from sending wakeups to the PRCM, and disable I/O ring wakeup
 * events for this IP block if it has dynamic mux entries.  Eventually
 * this should clear PRCM wakeup registers to cause the PRCM to ignore
 * wakeup events from the module.  Does not set any wakeup routing
 * registers beyond this point - if the module is to wake up any other
 * module or subsystem, that must be set separately.  Called by
 * omap_device code.  Returns -EINVAL on error or 0 upon success.
3769 3770 3771
 */
int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
{
3772
	unsigned long flags;
3773
	u32 v;
3774 3775

	spin_lock_irqsave(&oh->_lock, flags);
3776 3777 3778 3779 3780 3781 3782 3783

	if (oh->class->sysc &&
	    (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
		v = oh->_sysc_cache;
		_disable_wakeup(oh, &v);
		_write_sysconfig(v, oh);
	}

3784
	spin_unlock_irqrestore(&oh->_lock, flags);
3785 3786 3787

	return 0;
}
3788

3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
/**
 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
 * contained in the hwmod module.
 * @oh: struct omap_hwmod *
 * @name: name of the reset line to lookup and assert
 *
 * Some IP like dsp, ipu or iva contain processor that require
 * an HW reset line to be assert / deassert in order to enable fully
 * the IP.  Returns -EINVAL if @oh is null or if the operation is not
 * yet supported on this OMAP; otherwise, passes along the return value
 * from _assert_hardreset().
 */
int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
{
	int ret;
3804
	unsigned long flags;
3805 3806 3807 3808

	if (!oh)
		return -EINVAL;

3809
	spin_lock_irqsave(&oh->_lock, flags);
3810
	ret = _assert_hardreset(oh, name);
3811
	spin_unlock_irqrestore(&oh->_lock, flags);
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830

	return ret;
}

/**
 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
 * contained in the hwmod module.
 * @oh: struct omap_hwmod *
 * @name: name of the reset line to look up and deassert
 *
 * Some IP like dsp, ipu or iva contain processor that require
 * an HW reset line to be assert / deassert in order to enable fully
 * the IP.  Returns -EINVAL if @oh is null or if the operation is not
 * yet supported on this OMAP; otherwise, passes along the return value
 * from _deassert_hardreset().
 */
int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
{
	int ret;
3831
	unsigned long flags;
3832 3833 3834 3835

	if (!oh)
		return -EINVAL;

3836
	spin_lock_irqsave(&oh->_lock, flags);
3837
	ret = _deassert_hardreset(oh, name);
3838
	spin_unlock_irqrestore(&oh->_lock, flags);
3839 3840 3841 3842

	return ret;
}

3843 3844 3845 3846 3847 3848
/**
 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
 * @classname: struct omap_hwmod_class name to search for
 * @fn: callback function pointer to call for each hwmod in class @classname
 * @user: arbitrary context data to pass to the callback function
 *
3849 3850
 * For each omap_hwmod of class @classname, call @fn.
 * If the callback function returns something other than
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885
 * zero, the iterator is terminated, and the callback function's return
 * value is passed back to the caller.  Returns 0 upon success, -EINVAL
 * if @classname or @fn are NULL, or passes back the error code from @fn.
 */
int omap_hwmod_for_each_by_class(const char *classname,
				 int (*fn)(struct omap_hwmod *oh,
					   void *user),
				 void *user)
{
	struct omap_hwmod *temp_oh;
	int ret = 0;

	if (!classname || !fn)
		return -EINVAL;

	pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
		 __func__, classname);

	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
		if (!strcmp(temp_oh->class->name, classname)) {
			pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
				 __func__, temp_oh->name);
			ret = (*fn)(temp_oh, user);
			if (ret)
				break;
		}
	}

	if (ret)
		pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
			 __func__, ret);

	return ret;
}

P
Paul Walmsley 已提交
3886 3887 3888 3889 3890
/**
 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
 * @oh: struct omap_hwmod *
 * @state: state that _setup() should leave the hwmod in
 *
3891
 * Sets the hwmod state that @oh will enter at the end of _setup()
3892 3893 3894 3895
 * (called by omap_hwmod_setup_*()).  See also the documentation
 * for _setup_postsetup(), above.  Returns 0 upon success or
 * -EINVAL if there is a problem with the arguments or if the hwmod is
 * in the wrong state.
P
Paul Walmsley 已提交
3896 3897 3898 3899
 */
int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
{
	int ret;
3900
	unsigned long flags;
P
Paul Walmsley 已提交
3901 3902 3903 3904 3905 3906 3907 3908 3909

	if (!oh)
		return -EINVAL;

	if (state != _HWMOD_STATE_DISABLED &&
	    state != _HWMOD_STATE_ENABLED &&
	    state != _HWMOD_STATE_IDLE)
		return -EINVAL;

3910
	spin_lock_irqsave(&oh->_lock, flags);
P
Paul Walmsley 已提交
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920

	if (oh->_state != _HWMOD_STATE_REGISTERED) {
		ret = -EINVAL;
		goto ohsps_unlock;
	}

	oh->_postsetup_state = state;
	ret = 0;

ohsps_unlock:
3921
	spin_unlock_irqrestore(&oh->_lock, flags);
P
Paul Walmsley 已提交
3922 3923 3924

	return ret;
}
3925 3926 3927 3928 3929

/**
 * omap_hwmod_get_context_loss_count - get lost context count
 * @oh: struct omap_hwmod *
 *
3930 3931
 * Returns the context loss count of associated @oh
 * upon success, or zero if no context loss data is available.
3932
 *
3933 3934 3935
 * On OMAP4, this queries the per-hwmod context loss register,
 * assuming one exists.  If not, or on OMAP2/3, this queries the
 * enclosing powerdomain context loss count.
3936
 */
3937
int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
3938 3939 3940 3941
{
	struct powerdomain *pwrdm;
	int ret = 0;

3942 3943 3944
	if (soc_ops.get_context_lost)
		return soc_ops.get_context_lost(oh);

3945 3946 3947 3948 3949 3950
	pwrdm = omap_hwmod_get_pwrdm(oh);
	if (pwrdm)
		ret = pwrdm_get_context_loss_count(pwrdm);

	return ret;
}
3951

3952 3953 3954 3955 3956 3957 3958 3959 3960
/**
 * omap_hwmod_init - initialize the hwmod code
 *
 * Sets up some function pointers needed by the hwmod code to operate on the
 * currently-booted SoC.  Intended to be called once during kernel init
 * before any hwmods are registered.  No return value.
 */
void __init omap_hwmod_init(void)
{
3961
	if (cpu_is_omap24xx()) {
3962
		soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
3963 3964 3965 3966
		soc_ops.assert_hardreset = _omap2_assert_hardreset;
		soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
		soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
	} else if (cpu_is_omap34xx()) {
3967
		soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
3968 3969 3970
		soc_ops.assert_hardreset = _omap2_assert_hardreset;
		soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
		soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
3971
		soc_ops.init_clkdm = _init_clkdm;
3972
	} else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
3973 3974
		soc_ops.enable_module = _omap4_enable_module;
		soc_ops.disable_module = _omap4_disable_module;
3975
		soc_ops.wait_target_ready = _omap4_wait_target_ready;
3976 3977 3978
		soc_ops.assert_hardreset = _omap4_assert_hardreset;
		soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
		soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
3979
		soc_ops.init_clkdm = _init_clkdm;
3980 3981
		soc_ops.update_context_lost = _omap4_update_context_lost;
		soc_ops.get_context_lost = _omap4_get_context_lost;
3982
		soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
3983
		soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
3984 3985
	} else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
		   soc_is_am43xx()) {
3986 3987 3988
		soc_ops.enable_module = _omap4_enable_module;
		soc_ops.disable_module = _omap4_disable_module;
		soc_ops.wait_target_ready = _omap4_wait_target_ready;
3989
		soc_ops.assert_hardreset = _omap4_assert_hardreset;
3990
		soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
3991
		soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
3992
		soc_ops.init_clkdm = _init_clkdm;
3993
		soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
3994
		soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
3995 3996
	} else {
		WARN(1, "omap_hwmod: unknown SoC type\n");
3997 3998
	}

3999 4000
	_init_clkctrl_providers();

4001 4002
	inited = true;
}
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017

/**
 * omap_hwmod_get_main_clk - get pointer to main clock name
 * @oh: struct omap_hwmod *
 *
 * Returns the main clock name assocated with @oh upon success,
 * or NULL if @oh is NULL.
 */
const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
{
	if (!oh)
		return NULL;

	return oh->main_clk;
}