gpio.c 52.5 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24 25
#include <linux/slab.h>
#include <linux/pm_runtime.h>
26

27
#include <mach/hardware.h>
28
#include <asm/irq.h>
29 30
#include <mach/irqs.h>
#include <mach/gpio.h>
31
#include <asm/mach/irq.h>
32
#include <plat/powerdomain.h>
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

/*
 * OMAP1510 GPIO registers
 */
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
55
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
56 57 58 59 60 61
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
62
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
63 64
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
65
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
66 67 68
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
69
 * OMAP7XX specific GPIO registers
70
 */
71 72 73 74 75 76
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
77

78
/*
79
 * omap2+ specific GPIO registers
80 81 82
 */
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
83 84
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
85
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
86
#define OMAP24XX_GPIO_WAKE_EN		0x0020
87 88 89 90 91 92 93 94
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
95 96
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
97 98 99 100 101 102 103
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

104 105 106 107 108 109 110 111 112 113 114 115
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
116 117 118 119
#define OMAP4_GPIO_IRQENABLE1		0x011c
#define OMAP4_GPIO_WAKE_EN		0x0120
#define OMAP4_GPIO_IRQSTATUS2		0x0128
#define OMAP4_GPIO_IRQENABLE2		0x012c
120 121 122 123 124 125 126 127 128 129
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
130 131 132 133
#define OMAP4_GPIO_CLEARIRQENABLE1	0x0160
#define OMAP4_GPIO_SETIRQENABLE1	0x0164
#define OMAP4_GPIO_CLEARWKUENA		0x0180
#define OMAP4_GPIO_SETWKUENA		0x0184
134 135
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
136

137
struct gpio_bank {
T
Tony Lindgren 已提交
138
	unsigned long pbase;
139
	void __iomem *base;
140 141
	u16 irq;
	u16 virtual_irq_start;
142
	int method;
143
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
144 145
	u32 suspend_wakeup;
	u32 saved_wakeup;
146 147 148 149 150 151 152
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
153
	u32 level_mask;
154
	u32 toggle_mask;
155
	spinlock_t lock;
D
David Brownell 已提交
156
	struct gpio_chip chip;
157
	struct clk *dbck;
C
Charulatha V 已提交
158
	u32 mod_usage;
159
	u32 dbck_enable_mask;
160 161
	struct device *dev;
	bool dbck_flag;
162 163
};

164
#ifdef CONFIG_ARCH_OMAP3
165 166 167 168 169 170 171 172 173 174 175
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
176 177
};

178
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
179 180
#endif

181 182 183 184 185
/*
 * TODO: Cleanup gpio_bank usage as it is having information
 * related to all instances of the device
 */
static struct gpio_bank *gpio_bank;
186

187
static int bank_width;
188

189 190
/* TODO: Analyze removing gpio_bank_count usage from driver code */
int gpio_bank_count;
191 192 193

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
194
	if (cpu_is_omap15xx()) {
195 196 197 198 199 200 201 202 203
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
204
	if (cpu_is_omap7xx()) {
205 206 207 208
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
209 210
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
211
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
212
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
213 214
	BUG();
	return NULL;
215 216 217 218
}

static inline int get_gpio_index(int gpio)
{
219
	if (cpu_is_omap7xx())
220
		return gpio & 0x1f;
221 222
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
223
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
224
		return gpio & 0x1f;
225
	return gpio & 0x0f;
226 227 228 229 230 231
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
232
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
233
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
234 235 236
			return -1;
		return 0;
	}
237
	if (cpu_is_omap15xx() && gpio < 16)
238 239 240
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
241
	if (cpu_is_omap7xx() && gpio < 192)
242
		return 0;
243 244 245
	if (cpu_is_omap2420() && gpio < 128)
		return 0;
	if (cpu_is_omap2430() && gpio < 160)
246
		return 0;
247
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
248
		return 0;
249 250 251 252 253
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
254
	if (unlikely(gpio_valid(gpio) < 0)) {
255 256 257 258 259 260 261 262 263
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
264
	void __iomem *reg = bank->base;
265 266 267
	u32 l;

	switch (bank->method) {
268
#ifdef CONFIG_ARCH_OMAP1
269 270 271
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
272 273
#endif
#ifdef CONFIG_ARCH_OMAP15XX
274 275 276
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
277 278
#endif
#ifdef CONFIG_ARCH_OMAP16XX
279 280 281
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
282
#endif
283
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
284 285
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
286 287
		break;
#endif
288
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
289 290 291
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
292 293
#endif
#if defined(CONFIG_ARCH_OMAP4)
294
	case METHOD_GPIO_44XX:
295 296
		reg += OMAP4_GPIO_OE;
		break;
297 298 299 300
#endif
	default:
		WARN_ON(1);
		return;
301 302 303 304 305 306 307 308 309 310 311
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
312
	void __iomem *reg = bank->base;
313 314 315
	u32 l = 0;

	switch (bank->method) {
316
#ifdef CONFIG_ARCH_OMAP1
317 318 319 320 321 322 323 324
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
325 326
#endif
#ifdef CONFIG_ARCH_OMAP15XX
327 328 329 330 331 332 333 334
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
335 336
#endif
#ifdef CONFIG_ARCH_OMAP16XX
337 338 339 340 341 342 343
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
344
#endif
345
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
346 347
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
348 349 350 351 352 353 354
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
355
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
356 357 358 359 360 361 362
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
363 364
#endif
#ifdef CONFIG_ARCH_OMAP4
365
	case METHOD_GPIO_44XX:
366 367 368 369 370 371
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
372
#endif
373
	default:
374
		WARN_ON(1);
375 376 377 378 379
		return;
	}
	__raw_writel(l, reg);
}

380
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
381
{
382
	void __iomem *reg;
383 384

	if (check_gpio(gpio) < 0)
385
		return -EINVAL;
386 387
	reg = bank->base;
	switch (bank->method) {
388
#ifdef CONFIG_ARCH_OMAP1
389 390 391
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
392 393
#endif
#ifdef CONFIG_ARCH_OMAP15XX
394 395 396
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
397 398
#endif
#ifdef CONFIG_ARCH_OMAP16XX
399 400 401
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
402
#endif
403
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
404 405
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
406 407
		break;
#endif
408
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
409 410 411
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
412 413
#endif
#ifdef CONFIG_ARCH_OMAP4
414
	case METHOD_GPIO_44XX:
415 416
		reg += OMAP4_GPIO_DATAIN;
		break;
417
#endif
418
	default:
419
		return -EINVAL;
420
	}
421 422
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
423 424
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
449
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
450 451
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
452 453
		break;
#endif
454
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
455 456 457
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
458 459 460 461 462
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_DATAOUT;
		break;
463 464 465 466 467 468 469 470
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

471 472 473 474 475 476 477 478
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
	void __iomem		*reg = bank->base;
	u32			val;
	u32			l;

495 496 497
	if (!bank->dbck_flag)
		return;

498 499 500 501 502 503 504 505 506
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

	l = 1 << get_gpio_index(gpio);

507
	if (bank->method == METHOD_GPIO_44XX)
508 509 510 511 512 513 514
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

	__raw_writel(debounce, reg);

	reg = bank->base;
515
	if (bank->method == METHOD_GPIO_44XX)
516 517 518 519 520 521 522 523
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
524
		clk_enable(bank->dbck);
525 526
	} else {
		val &= ~l;
527
		clk_disable(bank->dbck);
528
	}
529
	bank->dbck_enable_mask = val;
530 531 532 533

	__raw_writel(val, reg);
}

534
#ifdef CONFIG_ARCH_OMAP2PLUS
535 536
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
537
{
538
	void __iomem *base = bank->base;
539
	u32 gpio_bit = 1 << gpio;
540
	u32 val;
541

542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
561
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
562 563 564 565 566 567 568 569 570 571 572
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
573 574 575 576 577
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
578
				__raw_writel(1 << gpio, bank->base
579
					+ OMAP24XX_GPIO_SETWKUENA);
580 581
			else
				__raw_writel(1 << gpio, bank->base
582
					+ OMAP24XX_GPIO_CLEARWKUENA);
583
		}
T
Tero Kristo 已提交
584 585 586
	}
	/* This part needs to be executed always for OMAP34xx */
	if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
587 588 589 590 591 592 593
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
594 595 596 597
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
598

599 600 601 602 603 604 605 606 607
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
608
}
609
#endif
610

611
#ifdef CONFIG_ARCH_OMAP1
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
647
#endif
648

649 650 651 652
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
653 654

	switch (bank->method) {
655
#ifdef CONFIG_ARCH_OMAP1
656 657 658
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
659
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
660
			bank->toggle_mask |= 1 << gpio;
661
		if (trigger & IRQ_TYPE_EDGE_RISING)
662
			l |= 1 << gpio;
663
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
664
			l &= ~(1 << gpio);
665 666
		else
			goto bad;
667
		break;
668 669
#endif
#ifdef CONFIG_ARCH_OMAP15XX
670 671 672
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
673
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
674
			bank->toggle_mask |= 1 << gpio;
675
		if (trigger & IRQ_TYPE_EDGE_RISING)
676
			l |= 1 << gpio;
677
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
678
			l &= ~(1 << gpio);
679 680
		else
			goto bad;
681
		break;
682
#endif
683
#ifdef CONFIG_ARCH_OMAP16XX
684 685 686 687 688 689 690 691
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
692
		if (trigger & IRQ_TYPE_EDGE_RISING)
693
			l |= 2 << (gpio << 1);
694
		if (trigger & IRQ_TYPE_EDGE_FALLING)
695
			l |= 1 << (gpio << 1);
696 697 698 699 700
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
701
		break;
702
#endif
703
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
704 705
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
706
		l = __raw_readl(reg);
707
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
708
			bank->toggle_mask |= 1 << gpio;
709 710 711 712 713 714 715 716
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
717
#ifdef CONFIG_ARCH_OMAP2PLUS
718
	case METHOD_GPIO_24XX:
719
	case METHOD_GPIO_44XX:
720
		set_24xx_gpio_triggering(bank, gpio, trigger);
721
		break;
722
#endif
723
	default:
724
		goto bad;
725
	}
726 727 728 729
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
730 731
}

732
static int gpio_irq_type(unsigned irq, unsigned type)
733 734
{
	struct gpio_bank *bank;
735 736
	unsigned gpio;
	int retval;
D
David Brownell 已提交
737
	unsigned long flags;
738

739
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
740 741 742
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
743 744

	if (check_gpio(gpio) < 0)
745 746
		return -EINVAL;

747
	if (type & ~IRQ_TYPE_SENSE_MASK)
748
		return -EINVAL;
749 750

	/* OMAP1 allows only only edge triggering */
751
	if (!cpu_class_is_omap2()
752
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
753 754
		return -EINVAL;

755
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
756
	spin_lock_irqsave(&bank->lock, flags);
757
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
758 759 760 761
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
762
	spin_unlock_irqrestore(&bank->lock, flags);
763 764 765 766 767 768

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

769
	return retval;
770 771 772 773
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
774
	void __iomem *reg = bank->base;
775 776

	switch (bank->method) {
777
#ifdef CONFIG_ARCH_OMAP1
778 779 780 781
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
782 783
#endif
#ifdef CONFIG_ARCH_OMAP15XX
784 785 786
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
787 788
#endif
#ifdef CONFIG_ARCH_OMAP16XX
789 790 791
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
792
#endif
793
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
794 795
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
796 797
		break;
#endif
798
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
799 800 801
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
802 803
#endif
#if defined(CONFIG_ARCH_OMAP4)
804
	case METHOD_GPIO_44XX:
805 806
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
807
#endif
808
	default:
809
		WARN_ON(1);
810 811 812
		return;
	}
	__raw_writel(gpio_mask, reg);
813 814

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
815 816 817 818 819
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
		reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
	else if (cpu_is_omap44xx())
		reg = bank->base + OMAP4_GPIO_IRQSTATUS1;

820
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
821 822 823 824
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
825
	}
826 827 828 829 830 831 832
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

833 834 835
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
836 837 838
	int inv = 0;
	u32 l;
	u32 mask;
839 840

	switch (bank->method) {
841
#ifdef CONFIG_ARCH_OMAP1
842 843
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
844 845
		mask = 0xffff;
		inv = 1;
846
		break;
847 848
#endif
#ifdef CONFIG_ARCH_OMAP15XX
849 850
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
851 852
		mask = 0xffff;
		inv = 1;
853
		break;
854 855
#endif
#ifdef CONFIG_ARCH_OMAP16XX
856 857
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
858
		mask = 0xffff;
859
		break;
860
#endif
861
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
862 863
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
864 865 866 867
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
868
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
869 870
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
871
		mask = 0xffffffff;
872
		break;
873 874
#endif
#if defined(CONFIG_ARCH_OMAP4)
875
	case METHOD_GPIO_44XX:
876 877 878
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
879
#endif
880
	default:
881
		WARN_ON(1);
882 883 884
		return 0;
	}

885 886 887 888 889
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
890 891
}

892 893
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
894
	void __iomem *reg = bank->base;
895 896 897
	u32 l;

	switch (bank->method) {
898
#ifdef CONFIG_ARCH_OMAP1
899 900 901 902 903 904 905 906
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
907 908
#endif
#ifdef CONFIG_ARCH_OMAP15XX
909 910 911 912 913 914 915 916
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
917 918
#endif
#ifdef CONFIG_ARCH_OMAP16XX
919 920 921 922 923 924 925
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
926
#endif
927
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
928 929
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
930 931 932 933 934 935 936
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
937
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
938 939 940 941 942 943 944
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
945 946
#endif
#ifdef CONFIG_ARCH_OMAP4
947
	case METHOD_GPIO_44XX:
948 949 950 951 952 953
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
954
#endif
955
	default:
956
		WARN_ON(1);
957 958 959 960 961 962 963 964 965 966
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

967 968 969 970 971 972 973 974 975 976
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
977
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
978

979
	switch (bank->method) {
980
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
981
	case METHOD_MPUIO:
982
	case METHOD_GPIO_1610:
D
David Brownell 已提交
983
		spin_lock_irqsave(&bank->lock, flags);
984
		if (enable)
985
			bank->suspend_wakeup |= (1 << gpio);
986
		else
987
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
988
		spin_unlock_irqrestore(&bank->lock, flags);
989
		return 0;
990
#endif
991
#ifdef CONFIG_ARCH_OMAP2PLUS
992
	case METHOD_GPIO_24XX:
993
	case METHOD_GPIO_44XX:
D
David Brownell 已提交
994 995 996 997 998 999
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1000
		spin_lock_irqsave(&bank->lock, flags);
1001
		if (enable)
1002
			bank->suspend_wakeup |= (1 << gpio);
1003
		else
1004
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1005
		spin_unlock_irqrestore(&bank->lock, flags);
1006 1007
		return 0;
#endif
1008 1009 1010 1011 1012 1013 1014
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1015 1016 1017 1018 1019
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1020
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1032
	bank = get_irq_chip_data(irq);
1033 1034 1035 1036 1037
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1038
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1039
{
1040
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1041
	unsigned long flags;
D
David Brownell 已提交
1042

D
David Brownell 已提交
1043
	spin_lock_irqsave(&bank->lock, flags);
1044

1045 1046 1047
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1048
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1049

1050
#ifdef CONFIG_ARCH_OMAP15XX
1051
	if (bank->method == METHOD_GPIO_1510) {
1052
		void __iomem *reg;
1053

1054
		/* Claim the pin for MPU */
1055
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1056
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1057 1058
	}
#endif
C
Charulatha V 已提交
1059 1060
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
1061
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
1062
			u32 ctrl;
1063 1064 1065 1066 1067 1068

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
1069
			/* Module is enabled, clocks are not gated */
1070 1071
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
1072 1073 1074
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
1075
	spin_unlock_irqrestore(&bank->lock, flags);
1076 1077 1078 1079

	return 0;
}

1080
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1081
{
1082
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1083
	unsigned long flags;
1084

D
David Brownell 已提交
1085
	spin_lock_irqsave(&bank->lock, flags);
1086 1087 1088 1089
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1090
		__raw_writel(1 << offset, reg);
1091 1092
	}
#endif
1093 1094
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
1095 1096
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1097
		__raw_writel(1 << offset, reg);
1098
	}
1099 1100 1101 1102 1103 1104 1105
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
1106
#endif
C
Charulatha V 已提交
1107 1108 1109
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
1110
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
1111
			u32 ctrl;
1112 1113 1114 1115 1116 1117

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
1118 1119
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
1120
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
1121 1122
		}
	}
1123
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1124
	spin_unlock_irqrestore(&bank->lock, flags);
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1136
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1137
{
1138
	void __iomem *isr_reg = NULL;
1139
	u32 isr;
1140
	unsigned int gpio_irq, gpio_index;
1141
	struct gpio_bank *bank;
1142 1143
	u32 retrigger = 0;
	int unmasked = 0;
1144 1145 1146

	desc->chip->ack(irq);

1147
	bank = get_irq_data(irq);
1148
#ifdef CONFIG_ARCH_OMAP1
1149 1150
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1151
#endif
1152
#ifdef CONFIG_ARCH_OMAP15XX
1153 1154 1155 1156 1157 1158 1159
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1160
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1161 1162
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1163
#endif
1164
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1165 1166
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1167 1168
#endif
#if defined(CONFIG_ARCH_OMAP4)
1169
	if (bank->method == METHOD_GPIO_44XX)
1170
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1171
#endif
1172 1173 1174 1175

	if (WARN_ON(!isr_reg))
		goto exit;

1176
	while(1) {
1177
		u32 isr_saved, level_mask = 0;
1178
		u32 enabled;
1179

1180 1181
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1182 1183 1184 1185

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1186
		if (cpu_class_is_omap2()) {
1187
			level_mask = bank->level_mask & enabled;
1188
		}
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1199 1200
		if (!level_mask && !unmasked) {
			unmasked = 1;
1201
			desc->chip->unmask(irq);
1202
		}
1203

1204 1205
		isr |= retrigger;
		retrigger = 0;
1206 1207 1208 1209 1210
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1211 1212
			gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));

1213 1214
			if (!(isr & 1))
				continue;
1215

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1228
			generic_handle_irq(gpio_irq);
1229
		}
1230
	}
1231 1232 1233 1234
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
1235
exit:
1236 1237 1238
	if (!unmasked)
		desc->chip->unmask(irq);

1239 1240
}

1241 1242 1243
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1244
	struct gpio_bank *bank = get_irq_chip_data(irq);
1245 1246 1247 1248

	_reset_gpio(bank, gpio);
}

1249 1250 1251
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1252
	struct gpio_bank *bank = get_irq_chip_data(irq);
1253 1254 1255 1256 1257 1258 1259

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1260
	struct gpio_bank *bank = get_irq_chip_data(irq);
1261 1262

	_set_gpio_irqenable(bank, gpio, 0);
1263
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1264 1265 1266 1267 1268
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1269
	struct gpio_bank *bank = get_irq_chip_data(irq);
1270
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1271 1272 1273 1274 1275
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1276 1277 1278 1279 1280 1281 1282

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1283

K
Kevin Hilman 已提交
1284
	_set_gpio_irqenable(bank, gpio, 1);
1285 1286
}

1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1303 1304 1305 1306 1307 1308 1309 1310
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1311
	struct gpio_bank *bank = get_irq_chip_data(irq);
1312 1313 1314 1315 1316 1317 1318

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1319
	struct gpio_bank *bank = get_irq_chip_data(irq);
1320 1321 1322 1323

	_set_gpio_irqenable(bank, gpio, 1);
}

1324 1325 1326 1327 1328
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1329
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1330 1331 1332 1333
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1334 1335
};

1336 1337 1338

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1339 1340 1341 1342 1343

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1344
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1345
{
1346
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1347 1348
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1349
	unsigned long		flags;
D
David Brownell 已提交
1350

D
David Brownell 已提交
1351
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1352 1353
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1354
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1355 1356 1357 1358

	return 0;
}

1359
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1360
{
1361
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1362 1363
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1364
	unsigned long		flags;
D
David Brownell 已提交
1365

D
David Brownell 已提交
1366
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1367
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1368
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1369 1370 1371 1372

	return 0;
}

1373
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1374 1375 1376 1377
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1378 1379 1380 1381 1382 1383
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1384
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1399 1400
	struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
	platform_set_drvdata(&omap_mpuio_device, bank);
1401

D
David Brownell 已提交
1402 1403 1404 1405 1406 1407 1408 1409
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1410 1411 1412 1413 1414
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1415
static inline void mpuio_init(void) {}
1416 1417 1418 1419

#endif

/*---------------------------------------------------------------------*/
1420

D
David Brownell 已提交
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1451 1452
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1453 1454 1455 1456
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
1457 1458 1459 1460 1461 1462
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_OE;
		break;
	default:
		WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
		return -EINVAL;
1463 1464 1465 1466
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1467 1468
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1498 1499 1500 1501 1502 1503 1504
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
1505 1506 1507 1508 1509 1510 1511

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

1512 1513 1514 1515 1516 1517 1518
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1530 1531 1532 1533 1534 1535 1536 1537
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1538 1539
/*---------------------------------------------------------------------*/

1540
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1541 1542 1543
{
	u32 rev;

1544 1545
	if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
		rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
T
Tony Lindgren 已提交
1546
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1547
		rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
T
Tony Lindgren 已提交
1548
	else if (cpu_is_omap44xx())
1549
		rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
T
Tony Lindgren 已提交
1550 1551 1552 1553 1554 1555 1556
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1557 1558 1559 1560 1561
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
static inline int init_gpio_info(struct platform_device *pdev)
{
	/* TODO: Analyze removing gpio_bank_count usage from driver code */
	gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
				GFP_KERNEL);
	if (!gpio_bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		return -ENOMEM;
	}
	return 0;
}

/* TODO: Cleanup cpu_is_* checks */
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
			if (id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[id];
		}
	} else if (cpu_class_is_omap1()) {
		if (bank_is_mpuio(bank))
			__raw_writew(0xffff, bank->base
						+ OMAP_MPUIO_GPIO_MASKIT);
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

static void __init omap_gpio_chip_init(struct gpio_bank *bank)
{
1638
	int j;
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
		gpio += bank_width;
	}
	bank->chip.ngpio = bank_width;

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + bank_width; j++) {
		lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
		set_irq_chip_data(j, bank);
		if (bank_is_mpuio(bank))
			set_irq_chip(j, &mpuio_irq_chip);
		else
			set_irq_chip(j, &gpio_irq_chip);
		set_irq_handler(j, handle_simple_irq);
		set_irq_flags(j, IRQF_VALID);
	}
	set_irq_chained_handler(bank->irq, gpio_irq_handler);
	set_irq_data(bank->irq, bank);
}

1684
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1685
{
1686 1687 1688 1689
	static int gpio_init_done;
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
	int id;
1690 1691
	struct gpio_bank *bank;

1692 1693
	if (!pdev->dev.platform_data)
		return -EINVAL;
1694

1695
	pdata = pdev->dev.platform_data;
1696

1697 1698
	if (!gpio_init_done) {
		int ret;
1699

1700 1701 1702
		ret = init_gpio_info(pdev);
		if (ret)
			return ret;
1703 1704
	}

1705 1706
	id = pdev->id;
	bank = &gpio_bank[id];
1707

1708 1709 1710 1711
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
		return -ENODEV;
1712
	}
1713

1714 1715 1716 1717 1718 1719
	bank->irq = res->start;
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
	bank_width = pdata->bank_width;
T
Tony Lindgren 已提交
1720

1721
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1722

1723 1724 1725 1726 1727 1728
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
		return -ENODEV;
	}
1729

1730 1731 1732 1733
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
		return -ENOMEM;
1734 1735
	}

1736 1737 1738 1739 1740
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

	omap_gpio_mod_init(bank, id);
	omap_gpio_chip_init(bank);
1741
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1742

1743 1744 1745
	if (!gpio_init_done)
		gpio_init_done = 1;

1746 1747 1748
	return 0;
}

1749
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1750 1751 1752 1753
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1754
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1755 1756 1757 1758 1759 1760 1761
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1762
		unsigned long flags;
1763 1764

		switch (bank->method) {
1765
#ifdef CONFIG_ARCH_OMAP16XX
1766 1767 1768 1769 1770
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1771
#endif
1772
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1773
		case METHOD_GPIO_24XX:
1774
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1775 1776 1777
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1778 1779
#endif
#ifdef CONFIG_ARCH_OMAP4
1780
		case METHOD_GPIO_44XX:
1781 1782 1783 1784
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1785
#endif
1786 1787 1788 1789
		default:
			continue;
		}

D
David Brownell 已提交
1790
		spin_lock_irqsave(&bank->lock, flags);
1791 1792 1793
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1794
		spin_unlock_irqrestore(&bank->lock, flags);
1795 1796 1797 1798 1799 1800 1801 1802 1803
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1804
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1805 1806 1807 1808 1809 1810
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1811
		unsigned long flags;
1812 1813

		switch (bank->method) {
1814
#ifdef CONFIG_ARCH_OMAP16XX
1815 1816 1817 1818
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1819
#endif
1820
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1821
		case METHOD_GPIO_24XX:
1822 1823
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1824
			break;
1825 1826
#endif
#ifdef CONFIG_ARCH_OMAP4
1827
		case METHOD_GPIO_44XX:
1828 1829 1830
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1831
#endif
1832 1833 1834 1835
		default:
			continue;
		}

D
David Brownell 已提交
1836
		spin_lock_irqsave(&bank->lock, flags);
1837 1838
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1839
		spin_unlock_irqrestore(&bank->lock, flags);
1840 1841 1842 1843 1844 1845
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1846
	.name		= "gpio",
1847 1848 1849 1850 1851 1852 1853 1854
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1855 1856 1857

#endif

1858
#ifdef CONFIG_ARCH_OMAP2PLUS
1859 1860 1861

static int workaround_enabled;

1862
void omap2_gpio_prepare_for_idle(int power_state)
1863 1864
{
	int i, c = 0;
T
Tero Kristo 已提交
1865
	int min = 0;
1866

T
Tero Kristo 已提交
1867 1868
	if (cpu_is_omap34xx())
		min = 1;
1869

T
Tero Kristo 已提交
1870
	for (i = min; i < gpio_bank_count; i++) {
1871
		struct gpio_bank *bank = &gpio_bank[i];
1872
		u32 l1 = 0, l2 = 0;
1873
		int j;
1874

1875
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1876 1877
			clk_disable(bank->dbck);

1878 1879 1880 1881 1882 1883
		if (power_state > PWRDM_POWER_OFF)
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1884 1885
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1905 1906 1907 1908
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1922 1923 1924 1925 1926 1927 1928 1929 1930
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1931
void omap2_gpio_resume_after_idle(void)
1932 1933
{
	int i;
T
Tero Kristo 已提交
1934
	int min = 0;
1935

T
Tero Kristo 已提交
1936 1937 1938
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
1939
		struct gpio_bank *bank = &gpio_bank[i];
1940
		u32 l = 0, gen, gen0, gen1;
1941
		int j;
1942

1943
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1944 1945
			clk_enable(bank->dbck);

1946 1947 1948
		if (!workaround_enabled)
			continue;

1949 1950
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1951 1952 1953

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1954
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1955
			__raw_writel(bank->saved_risingdetect,
1956
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1957 1958 1959 1960 1961
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1962
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1963
			__raw_writel(bank->saved_risingdetect,
1964
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1965 1966 1967
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1968 1969 1970 1971 1972
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1973
		l &= bank->enabled_non_wakeup_gpios;
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1992
			u32 old0, old1;
1993

1994
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1995 1996 1997 1998
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1999
				__raw_writel(old0 | gen, bank->base +
2000
					OMAP24XX_GPIO_LEVELDETECT0);
2001
				__raw_writel(old1 | gen, bank->base +
2002
					OMAP24XX_GPIO_LEVELDETECT1);
2003
				__raw_writel(old0, bank->base +
2004
					OMAP24XX_GPIO_LEVELDETECT0);
2005
				__raw_writel(old1, bank->base +
2006 2007 2008 2009 2010
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
2011
						OMAP4_GPIO_LEVELDETECT0);
2012
				old1 = __raw_readl(bank->base +
2013
						OMAP4_GPIO_LEVELDETECT1);
2014
				__raw_writel(old0 | l, bank->base +
2015
						OMAP4_GPIO_LEVELDETECT0);
2016
				__raw_writel(old1 | l, bank->base +
2017
						OMAP4_GPIO_LEVELDETECT1);
2018
				__raw_writel(old0, bank->base +
2019
						OMAP4_GPIO_LEVELDETECT0);
2020
				__raw_writel(old1, bank->base +
2021
						OMAP4_GPIO_LEVELDETECT1);
2022
			}
2023 2024 2025 2026 2027
		}
	}

}

2028 2029
#endif

2030
#ifdef CONFIG_ARCH_OMAP3
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

2093 2094 2095 2096 2097 2098 2099
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

2100
/*
2101 2102 2103
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
2104
 */
2105
static int __init omap_gpio_drv_reg(void)
2106
{
2107
	return platform_driver_register(&omap_gpio_driver);
2108
}
2109
postcore_initcall(omap_gpio_drv_reg);
2110

2111 2112 2113 2114
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

D
David Brownell 已提交
2115 2116
	mpuio_init();

2117
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2118
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);