pgtable.h 21.4 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (C) 2012 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_PGTABLE_H
#define __ASM_PGTABLE_H

19
#include <asm/bug.h>
C
Catalin Marinas 已提交
20 21 22 23
#include <asm/proc-fns.h>

#include <asm/memory.h>
#include <asm/pgtable-hwdef.h>
24
#include <asm/pgtable-prot.h>
C
Catalin Marinas 已提交
25 26

/*
27
 * VMALLOC range.
28
 *
29
 * VMALLOC_START: beginning of the kernel vmalloc space
30 31
 * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
 *	and fixed mappings
C
Catalin Marinas 已提交
32
 */
33
#define VMALLOC_START		(MODULES_END)
34
#define VMALLOC_END		(PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
C
Catalin Marinas 已提交
35

36
#define vmemmap			((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
C
Catalin Marinas 已提交
37

38
#define FIRST_USER_ADDRESS	0UL
C
Catalin Marinas 已提交
39 40

#ifndef __ASSEMBLY__
41

42
#include <asm/cmpxchg.h>
43
#include <asm/fixmap.h>
44 45
#include <linux/mmdebug.h>

C
Catalin Marinas 已提交
46 47
extern void __pte_error(const char *file, int line, unsigned long val);
extern void __pmd_error(const char *file, int line, unsigned long val);
48
extern void __pud_error(const char *file, int line, unsigned long val);
C
Catalin Marinas 已提交
49 50 51 52 53 54
extern void __pgd_error(const char *file, int line, unsigned long val);

/*
 * ZERO_PAGE is a global shared page that is always zero: used
 * for zero-mapped memory areas etc..
 */
55
extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
56
#define ZERO_PAGE(vaddr)	phys_to_page(__pa_symbol(empty_zero_page))
C
Catalin Marinas 已提交
57

58 59
#define pte_ERROR(pte)		__pte_error(__FILE__, __LINE__, pte_val(pte))

C
Catalin Marinas 已提交
60 61 62 63 64 65 66
#define pte_pfn(pte)		((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)

#define pfn_pte(pfn,prot)	(__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))

#define pte_none(pte)		(!pte_val(pte))
#define pte_clear(mm,addr,ptep)	set_pte(ptep, __pte(0))
#define pte_page(pte)		(pfn_to_page(pte_pfn(pte)))
67

C
Catalin Marinas 已提交
68 69 70
/*
 * The following only work if pte_present(). Undefined behaviour otherwise.
 */
71 72 73 74
#define pte_present(pte)	(!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
#define pte_young(pte)		(!!(pte_val(pte) & PTE_AF))
#define pte_special(pte)	(!!(pte_val(pte) & PTE_SPECIAL))
#define pte_write(pte)		(!!(pte_val(pte) & PTE_WRITE))
75
#define pte_user_exec(pte)	(!(pte_val(pte) & PTE_UXN))
76
#define pte_cont(pte)		(!!(pte_val(pte) & PTE_CONT))
C
Catalin Marinas 已提交
77

78 79 80 81 82 83 84 85 86 87
#define pte_cont_addr_end(addr, end)						\
({	unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK;	\
	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
})

#define pmd_cont_addr_end(addr, end)						\
({	unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK;	\
	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
})

88
#ifdef CONFIG_ARM64_HW_AFDBM
89
#define pte_hw_dirty(pte)	(pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
90 91 92 93 94 95
#else
#define pte_hw_dirty(pte)	(0)
#endif
#define pte_sw_dirty(pte)	(!!(pte_val(pte) & PTE_DIRTY))
#define pte_dirty(pte)		(pte_sw_dirty(pte) || pte_hw_dirty(pte))

96
#define pte_valid(pte)		(!!(pte_val(pte) & PTE_VALID))
97 98 99 100 101 102
/*
 * Execute-only user mappings do not have the PTE_USER bit set. All valid
 * kernel mappings have the PTE_UXN bit set.
 */
#define pte_valid_not_user(pte) \
	((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
103 104 105 106 107 108 109 110 111 112
#define pte_valid_young(pte) \
	((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))

/*
 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
 * so that we don't erroneously return false for pages that have been
 * remapped as PROT_NONE but are yet to be flushed from the TLB.
 */
#define pte_accessible(mm, pte)	\
	(mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
C
Catalin Marinas 已提交
113

114
static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
115
{
116
	pte_val(pte) &= ~pgprot_val(prot);
117 118 119
	return pte;
}

120
static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
121
{
122
	pte_val(pte) |= pgprot_val(prot);
123 124 125
	return pte;
}

126 127
static inline pte_t pte_wrprotect(pte_t pte)
{
128 129 130
	pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
	pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
	return pte;
131 132 133 134
}

static inline pte_t pte_mkwrite(pte_t pte)
{
135 136 137
	pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
	pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
	return pte;
138 139
}

140 141
static inline pte_t pte_mkclean(pte_t pte)
{
142
	return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
143 144 145 146
}

static inline pte_t pte_mkdirty(pte_t pte)
{
147
	return set_pte_bit(pte, __pgprot(PTE_DIRTY));
148 149 150 151
}

static inline pte_t pte_mkold(pte_t pte)
{
152
	return clear_pte_bit(pte, __pgprot(PTE_AF));
153 154 155 156
}

static inline pte_t pte_mkyoung(pte_t pte)
{
157
	return set_pte_bit(pte, __pgprot(PTE_AF));
158 159 160 161
}

static inline pte_t pte_mkspecial(pte_t pte)
{
162
	return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
163
}
C
Catalin Marinas 已提交
164

165 166
static inline pte_t pte_mkcont(pte_t pte)
{
167 168
	pte = set_pte_bit(pte, __pgprot(PTE_CONT));
	return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
169 170 171 172 173 174 175
}

static inline pte_t pte_mknoncont(pte_t pte)
{
	return clear_pte_bit(pte, __pgprot(PTE_CONT));
}

176 177 178 179 180
static inline pte_t pte_mkpresent(pte_t pte)
{
	return set_pte_bit(pte, __pgprot(PTE_VALID));
}

181 182 183 184 185
static inline pmd_t pmd_mkcont(pmd_t pmd)
{
	return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
}

C
Catalin Marinas 已提交
186 187 188
static inline void set_pte(pte_t *ptep, pte_t pte)
{
	*ptep = pte;
189 190 191 192 193

	/*
	 * Only if the new pte is valid and kernel, otherwise TLB maintenance
	 * or update_mmu_cache() have the necessary barriers.
	 */
194
	if (pte_valid_not_user(pte)) {
195 196 197
		dsb(ishst);
		isb();
	}
C
Catalin Marinas 已提交
198 199
}

200 201 202
struct mm_struct;
struct vm_area_struct;

C
Catalin Marinas 已提交
203 204
extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);

205 206 207 208 209 210 211 212 213 214 215 216 217
/*
 * PTE bits configuration in the presence of hardware Dirty Bit Management
 * (PTE_WRITE == PTE_DBM):
 *
 * Dirty  Writable | PTE_RDONLY  PTE_WRITE  PTE_DIRTY (sw)
 *   0      0      |   1           0          0
 *   0      1      |   1           1          0
 *   1      0      |   1           0          1
 *   1      1      |   0           1          x
 *
 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
 * the page fault mechanism. Checking the dirty status of a pte becomes:
 *
218
 *   PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
219
 */
C
Catalin Marinas 已提交
220 221 222
static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pte)
{
223 224
	if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
		__sync_icache_dcache(pte, addr);
225

226 227 228 229 230
	/*
	 * If the existing pte is valid, check for potential race with
	 * hardware updates of the pte (ptep_set_access_flags safely changes
	 * valid ptes without going through an invalid entry).
	 */
231 232 233 234 235 236 237 238
	if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
	    pte_valid(*ptep) && pte_valid(pte)) {
		VM_WARN_ONCE(!pte_young(pte),
			     "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
			     __func__, pte_val(*ptep), pte_val(pte));
		VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
			     "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
			     __func__, pte_val(*ptep), pte_val(pte));
239 240
	}

C
Catalin Marinas 已提交
241 242 243
	set_pte(ptep, pte);
}

244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
#define __HAVE_ARCH_PTE_SAME
static inline int pte_same(pte_t pte_a, pte_t pte_b)
{
	pteval_t lhs, rhs;

	lhs = pte_val(pte_a);
	rhs = pte_val(pte_b);

	if (pte_present(pte_a))
		lhs &= ~PTE_RDONLY;

	if (pte_present(pte_b))
		rhs &= ~PTE_RDONLY;

	return (lhs == rhs);
}

C
Catalin Marinas 已提交
261 262 263
/*
 * Huge pte definitions.
 */
S
Steve Capper 已提交
264 265 266 267 268 269
#define pte_huge(pte)		(!(pte_val(pte) & PTE_TABLE_BIT))
#define pte_mkhuge(pte)		(__pte(pte_val(pte) & ~PTE_TABLE_BIT))

/*
 * Hugetlb definitions.
 */
270
#define HUGE_MAX_HSTATE		4
S
Steve Capper 已提交
271 272 273 274
#define HPAGE_SHIFT		PMD_SHIFT
#define HPAGE_SIZE		(_AC(1, UL) << HPAGE_SHIFT)
#define HPAGE_MASK		(~(HPAGE_SIZE - 1))
#define HUGETLB_PAGE_ORDER	(HPAGE_SHIFT - PAGE_SHIFT)
C
Catalin Marinas 已提交
275 276 277

#define __HAVE_ARCH_PTE_SPECIAL

S
Steve Capper 已提交
278 279 280 281 282 283 284 285 286 287
static inline pte_t pud_pte(pud_t pud)
{
	return __pte(pud_val(pud));
}

static inline pmd_t pud_pmd(pud_t pud)
{
	return __pmd(pud_val(pud));
}

288 289 290 291
static inline pte_t pmd_pte(pmd_t pmd)
{
	return __pte(pmd_val(pmd));
}
S
Steve Capper 已提交
292

293 294 295 296
static inline pmd_t pte_pmd(pte_t pte)
{
	return __pmd(pte_val(pte));
}
S
Steve Capper 已提交
297

298 299 300 301 302
static inline pgprot_t mk_sect_prot(pgprot_t prot)
{
	return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
}

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
#ifdef CONFIG_NUMA_BALANCING
/*
 * See the comment in include/asm-generic/pgtable.h
 */
static inline int pte_protnone(pte_t pte)
{
	return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
}

static inline int pmd_protnone(pmd_t pmd)
{
	return pte_protnone(pmd_pte(pmd));
}
#endif

S
Steve Capper 已提交
318 319 320 321 322 323
/*
 * THP definitions.
 */

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define pmd_trans_huge(pmd)	(pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
S
Steve Capper 已提交
324
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
S
Steve Capper 已提交
325

326
#define pmd_present(pmd)	pte_present(pmd_pte(pmd))
327
#define pmd_dirty(pmd)		pte_dirty(pmd_pte(pmd))
328 329 330 331
#define pmd_young(pmd)		pte_young(pmd_pte(pmd))
#define pmd_wrprotect(pmd)	pte_pmd(pte_wrprotect(pmd_pte(pmd)))
#define pmd_mkold(pmd)		pte_pmd(pte_mkold(pmd_pte(pmd)))
#define pmd_mkwrite(pmd)	pte_pmd(pte_mkwrite(pmd_pte(pmd)))
332
#define pmd_mkclean(pmd)	pte_pmd(pte_mkclean(pmd_pte(pmd)))
333 334
#define pmd_mkdirty(pmd)	pte_pmd(pte_mkdirty(pmd_pte(pmd)))
#define pmd_mkyoung(pmd)	pte_pmd(pte_mkyoung(pmd_pte(pmd)))
335
#define pmd_mknotpresent(pmd)	(__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
S
Steve Capper 已提交
336

337 338
#define pmd_thp_or_huge(pmd)	(pmd_huge(pmd) || pmd_trans_huge(pmd))

339 340
#define __HAVE_ARCH_PMD_WRITE
#define pmd_write(pmd)		pte_write(pmd_pte(pmd))
S
Steve Capper 已提交
341 342 343 344 345 346 347

#define pmd_mkhuge(pmd)		(__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))

#define pmd_pfn(pmd)		(((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
#define pfn_pmd(pfn,prot)	(__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
#define mk_pmd(page,prot)	pfn_pmd(page_to_pfn(page),prot)

S
Steve Capper 已提交
348
#define pud_write(pud)		pte_write(pud_pte(pud))
349
#define pud_pfn(pud)		(((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
S
Steve Capper 已提交
350

351
#define set_pmd_at(mm, addr, pmdp, pmd)	set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
S
Steve Capper 已提交
352

353 354 355
#define __pgprot_modify(prot,mask,bits) \
	__pgprot((pgprot_val(prot) & ~(mask)) | (bits))

C
Catalin Marinas 已提交
356 357 358 359
/*
 * Mark the prot value as uncacheable and unbufferable.
 */
#define pgprot_noncached(prot) \
360
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
C
Catalin Marinas 已提交
361
#define pgprot_writecombine(prot) \
362
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
363 364
#define pgprot_device(prot) \
	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
C
Catalin Marinas 已提交
365 366 367 368 369 370 371
#define __HAVE_PHYS_MEM_ACCESS_PROT
struct file;
extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
				     unsigned long size, pgprot_t vma_prot);

#define pmd_none(pmd)		(!pmd_val(pmd))

372
#define pmd_bad(pmd)		(!(pmd_val(pmd) & PMD_TABLE_BIT))
C
Catalin Marinas 已提交
373

374 375 376 377 378
#define pmd_table(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
				 PMD_TYPE_TABLE)
#define pmd_sect(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
				 PMD_TYPE_SECT)

379
#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
380
#define pud_sect(pud)		(0)
381
#define pud_table(pud)		(1)
382 383 384
#else
#define pud_sect(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
				 PUD_TYPE_SECT)
385 386
#define pud_table(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
				 PUD_TYPE_TABLE)
387
#endif
388

C
Catalin Marinas 已提交
389 390 391
static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
{
	*pmdp = pmd;
392
	dsb(ishst);
393
	isb();
C
Catalin Marinas 已提交
394 395 396 397 398 399 400
}

static inline void pmd_clear(pmd_t *pmdp)
{
	set_pmd(pmdp, __pmd(0));
}

401
static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
C
Catalin Marinas 已提交
402
{
403
	return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
C
Catalin Marinas 已提交
404 405
}

M
Mark Rutland 已提交
406 407 408
/* Find an entry in the third-level page table. */
#define pte_index(addr)		(((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))

409 410
#define pte_offset_phys(dir,addr)	(pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
#define pte_offset_kernel(dir,addr)	((pte_t *)__va(pte_offset_phys((dir), (addr))))
M
Mark Rutland 已提交
411 412 413 414 415 416

#define pte_offset_map(dir,addr)	pte_offset_kernel((dir), (addr))
#define pte_offset_map_nested(dir,addr)	pte_offset_kernel((dir), (addr))
#define pte_unmap(pte)			do { } while (0)
#define pte_unmap_nested(pte)		do { } while (0)

417 418 419 420
#define pte_set_fixmap(addr)		((pte_t *)set_fixmap_offset(FIX_PTE, addr))
#define pte_set_fixmap_offset(pmd, addr)	pte_set_fixmap(pte_offset_phys(pmd, addr))
#define pte_clear_fixmap()		clear_fixmap(FIX_PTE)

C
Catalin Marinas 已提交
421 422
#define pmd_page(pmd)		pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))

423 424 425
/* use ONLY for statically allocated translation tables */
#define pte_offset_kimg(dir,addr)	((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))

C
Catalin Marinas 已提交
426 427 428 429 430 431
/*
 * Conversion functions: convert a page and protection to a page entry,
 * and a page entry and page directory to the page they refer to.
 */
#define mk_pte(page,prot)	pfn_pte(page_to_pfn(page),prot)

432
#if CONFIG_PGTABLE_LEVELS > 2
C
Catalin Marinas 已提交
433

434 435
#define pmd_ERROR(pmd)		__pmd_error(__FILE__, __LINE__, pmd_val(pmd))

C
Catalin Marinas 已提交
436
#define pud_none(pud)		(!pud_val(pud))
437
#define pud_bad(pud)		(!(pud_val(pud) & PUD_TABLE_BIT))
438
#define pud_present(pud)	pte_present(pud_pte(pud))
C
Catalin Marinas 已提交
439 440 441 442

static inline void set_pud(pud_t *pudp, pud_t pud)
{
	*pudp = pud;
443
	dsb(ishst);
444
	isb();
C
Catalin Marinas 已提交
445 446 447 448 449 450 451
}

static inline void pud_clear(pud_t *pudp)
{
	set_pud(pudp, __pud(0));
}

452
static inline phys_addr_t pud_page_paddr(pud_t pud)
C
Catalin Marinas 已提交
453
{
454
	return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
C
Catalin Marinas 已提交
455 456
}

457 458 459
/* Find an entry in the second-level page table. */
#define pmd_index(addr)		(((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))

460 461
#define pmd_offset_phys(dir, addr)	(pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
#define pmd_offset(dir, addr)		((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
462

463 464 465
#define pmd_set_fixmap(addr)		((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
#define pmd_set_fixmap_offset(pud, addr)	pmd_set_fixmap(pmd_offset_phys(pud, addr))
#define pmd_clear_fixmap()		clear_fixmap(FIX_PMD)
466

467
#define pud_page(pud)		pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
S
Steve Capper 已提交
468

469 470 471
/* use ONLY for statically allocated translation tables */
#define pmd_offset_kimg(dir,addr)	((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))

472 473 474 475
#else

#define pud_page_paddr(pud)	({ BUILD_BUG(); 0; })

476 477 478 479 480
/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
#define pmd_set_fixmap(addr)		NULL
#define pmd_set_fixmap_offset(pudp, addr)	((pmd_t *)pudp)
#define pmd_clear_fixmap()

481 482
#define pmd_offset_kimg(dir,addr)	((pmd_t *)dir)

483
#endif	/* CONFIG_PGTABLE_LEVELS > 2 */
C
Catalin Marinas 已提交
484

485
#if CONFIG_PGTABLE_LEVELS > 3
486

487 488
#define pud_ERROR(pud)		__pud_error(__FILE__, __LINE__, pud_val(pud))

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
#define pgd_none(pgd)		(!pgd_val(pgd))
#define pgd_bad(pgd)		(!(pgd_val(pgd) & 2))
#define pgd_present(pgd)	(pgd_val(pgd))

static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
{
	*pgdp = pgd;
	dsb(ishst);
}

static inline void pgd_clear(pgd_t *pgdp)
{
	set_pgd(pgdp, __pgd(0));
}

504
static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
505
{
506
	return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
507 508
}

509 510 511
/* Find an entry in the frst-level page table. */
#define pud_index(addr)		(((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))

512 513
#define pud_offset_phys(dir, addr)	(pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
#define pud_offset(dir, addr)		((pud_t *)__va(pud_offset_phys((dir), (addr))))
514

515 516 517
#define pud_set_fixmap(addr)		((pud_t *)set_fixmap_offset(FIX_PUD, addr))
#define pud_set_fixmap_offset(pgd, addr)	pud_set_fixmap(pud_offset_phys(pgd, addr))
#define pud_clear_fixmap()		clear_fixmap(FIX_PUD)
518

519 520
#define pgd_page(pgd)		pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))

521 522 523
/* use ONLY for statically allocated translation tables */
#define pud_offset_kimg(dir,addr)	((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))

524 525 526 527
#else

#define pgd_page_paddr(pgd)	({ BUILD_BUG(); 0;})

528 529 530 531 532
/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
#define pud_set_fixmap(addr)		NULL
#define pud_set_fixmap_offset(pgdp, addr)	((pud_t *)pgdp)
#define pud_clear_fixmap()

533 534
#define pud_offset_kimg(dir,addr)	((pud_t *)dir)

535
#endif  /* CONFIG_PGTABLE_LEVELS > 3 */
536

537 538
#define pgd_ERROR(pgd)		__pgd_error(__FILE__, __LINE__, pgd_val(pgd))

C
Catalin Marinas 已提交
539 540 541
/* to find an entry in a page-table-directory */
#define pgd_index(addr)		(((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))

542 543 544
#define pgd_offset_raw(pgd, addr)	((pgd) + pgd_index(addr))

#define pgd_offset(mm, addr)	(pgd_offset_raw((mm)->pgd, (addr)))
C
Catalin Marinas 已提交
545 546 547 548

/* to find an entry in a kernel page-table-directory */
#define pgd_offset_k(addr)	pgd_offset(&init_mm, addr)

549 550 551
#define pgd_set_fixmap(addr)	((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
#define pgd_clear_fixmap()	clear_fixmap(FIX_PGD)

C
Catalin Marinas 已提交
552 553
static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
{
554
	const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
555
			      PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
556 557
	/* preserve the hardware dirty information */
	if (pte_hw_dirty(pte))
558
		pte = pte_mkdirty(pte);
C
Catalin Marinas 已提交
559 560 561 562
	pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
	return pte;
}

563 564 565 566 567
static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
{
	return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
}

568
#ifdef CONFIG_ARM64_HW_AFDBM
569 570 571 572 573
#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
extern int ptep_set_access_flags(struct vm_area_struct *vma,
				 unsigned long address, pte_t *ptep,
				 pte_t entry, int dirty);

574 575 576 577 578 579 580 581 582 583
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
					unsigned long address, pmd_t *pmdp,
					pmd_t entry, int dirty)
{
	return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
}
#endif

584 585 586 587
/*
 * Atomic pte/pmd modifications.
 */
#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
588
static inline int __ptep_test_and_clear_young(pte_t *ptep)
589
{
590
	pte_t old_pte, pte;
591

592 593 594 595 596 597 598
	pte = READ_ONCE(*ptep);
	do {
		old_pte = pte;
		pte = pte_mkold(pte);
		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
					       pte_val(old_pte), pte_val(pte));
	} while (pte_val(pte) != pte_val(old_pte));
599

600
	return pte_young(pte);
601 602
}

603 604 605 606 607 608 609
static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
					    unsigned long address,
					    pte_t *ptep)
{
	return __ptep_test_and_clear_young(ptep);
}

610 611 612 613 614 615 616 617 618 619 620 621 622 623
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
					    unsigned long address,
					    pmd_t *pmdp)
{
	return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
				       unsigned long address, pte_t *ptep)
{
624
	return __pte(xchg_relaxed(&pte_val(*ptep), 0));
625 626 627
}

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
628 629 630
#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
					    unsigned long address, pmd_t *pmdp)
631 632 633 634 635 636
{
	return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

/*
637 638
 * ptep_set_wrprotect - mark read-only while preserving the hardware update of
 * the Access Flag.
639 640 641 642
 */
#define __HAVE_ARCH_PTEP_SET_WRPROTECT
static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
{
643 644
	pte_t old_pte, pte;

645 646 647 648 649 650 651 652 653 654 655
	/*
	 * ptep_set_wrprotect() is only called on CoW mappings which are
	 * private (!VM_SHARED) with the pte either read-only (!PTE_WRITE &&
	 * PTE_RDONLY) or writable and software-dirty (PTE_WRITE &&
	 * !PTE_RDONLY && PTE_DIRTY); see is_cow_mapping() and
	 * protection_map[]. There is no race with the hardware update of the
	 * dirty state: clearing of PTE_RDONLY when PTE_WRITE (a.k.a. PTE_DBM)
	 * is set.
	 */
	VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(*ptep),
		     "%s: potential race with hardware DBM", __func__);
656 657 658 659 660 661 662
	pte = READ_ONCE(*ptep);
	do {
		old_pte = pte;
		pte = pte_wrprotect(pte);
		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
					       pte_val(old_pte), pte_val(pte));
	} while (pte_val(pte) != pte_val(old_pte));
663 664 665 666 667 668 669 670 671 672 673 674
}

#ifdef CONFIG_TRANSPARENT_HUGEPAGE
#define __HAVE_ARCH_PMDP_SET_WRPROTECT
static inline void pmdp_set_wrprotect(struct mm_struct *mm,
				      unsigned long address, pmd_t *pmdp)
{
	ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
}
#endif
#endif	/* CONFIG_ARM64_HW_AFDBM */

C
Catalin Marinas 已提交
675 676 677 678 679
extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
extern pgd_t idmap_pg_dir[PTRS_PER_PGD];

/*
 * Encode and decode a swap entry:
680
 *	bits 0-1:	present (must be zero)
681 682
 *	bits 2-7:	swap type
 *	bits 8-57:	swap offset
683
 *	bit  58:	PTE_PROT_NONE (must be zero)
C
Catalin Marinas 已提交
684
 */
685
#define __SWP_TYPE_SHIFT	2
C
Catalin Marinas 已提交
686
#define __SWP_TYPE_BITS		6
687
#define __SWP_OFFSET_BITS	50
C
Catalin Marinas 已提交
688 689
#define __SWP_TYPE_MASK		((1 << __SWP_TYPE_BITS) - 1)
#define __SWP_OFFSET_SHIFT	(__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
690
#define __SWP_OFFSET_MASK	((1UL << __SWP_OFFSET_BITS) - 1)
C
Catalin Marinas 已提交
691 692

#define __swp_type(x)		(((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
693
#define __swp_offset(x)		(((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
C
Catalin Marinas 已提交
694 695 696 697 698 699 700
#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })

#define __pte_to_swp_entry(pte)	((swp_entry_t) { pte_val(pte) })
#define __swp_entry_to_pte(swp)	((pte_t) { (swp).val })

/*
 * Ensure that there are not more swap files than can be encoded in the kernel
701
 * PTEs.
C
Catalin Marinas 已提交
702 703 704 705 706 707 708
 */
#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)

extern int kern_addr_valid(unsigned long addr);

#include <asm-generic/pgtable.h>

709 710
void pgd_cache_init(void);
#define pgtable_cache_init	pgd_cache_init
C
Catalin Marinas 已提交
711

712 713 714 715 716 717 718
/*
 * On AArch64, the cache coherency is handled via the set_pte_at() function.
 */
static inline void update_mmu_cache(struct vm_area_struct *vma,
				    unsigned long addr, pte_t *ptep)
{
	/*
719 720 721
	 * We don't do anything here, so there's a very small chance of
	 * us retaking a user fault which we just fixed up. The alternative
	 * is doing a dsb(ishst), but that penalises the fastpath.
722 723 724 725 726
	 */
}

#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)

727 728 729
#define kc_vaddr_to_offset(v)	((v) & ~VA_START)
#define kc_offset_to_vaddr(o)	((o) | VA_START)

C
Catalin Marinas 已提交
730 731 732
#endif /* !__ASSEMBLY__ */

#endif /* __ASM_PGTABLE_H */